{"title":"特邀论文:自适应异构多核系统的片上监控","authors":"D. Göhringer, Mounir Chemaou, M. Hübner","doi":"10.1109/ReCoSoC.2012.6322872","DOIUrl":null,"url":null,"abstract":"Ad-hoc and dynamic adaptation to the requirements of an application enables to increase the energy efficiency of a processor. This method is especially for novel heterogeneous multicore systems of high interest since the various cores can be adapted individually. For this purpose, the current status of the system has to be monitored on the chip. Parameters of interest are the number of communications between cores as well as the current program sequence which is currently processed on an individual processor core. A program sequence is e.g. a loop, control flow or even the termination of the program. All this information has to be extracted from the standard processor cores through a set of on-chip monitors. The concept, as well as the physical realization of two different on-chip monitors for extracting information about the communication effort and for detecting program sequences, is presented in this paper.","PeriodicalId":263746,"journal":{"name":"7th International Workshop on Reconfigurable and Communication-Centric Systems-on-Chip (ReCoSoC)","volume":"246 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-07-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Invited paper: On-chip monitoring for adaptive heterogeneous multicore systems\",\"authors\":\"D. Göhringer, Mounir Chemaou, M. Hübner\",\"doi\":\"10.1109/ReCoSoC.2012.6322872\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Ad-hoc and dynamic adaptation to the requirements of an application enables to increase the energy efficiency of a processor. This method is especially for novel heterogeneous multicore systems of high interest since the various cores can be adapted individually. For this purpose, the current status of the system has to be monitored on the chip. Parameters of interest are the number of communications between cores as well as the current program sequence which is currently processed on an individual processor core. A program sequence is e.g. a loop, control flow or even the termination of the program. All this information has to be extracted from the standard processor cores through a set of on-chip monitors. The concept, as well as the physical realization of two different on-chip monitors for extracting information about the communication effort and for detecting program sequences, is presented in this paper.\",\"PeriodicalId\":263746,\"journal\":{\"name\":\"7th International Workshop on Reconfigurable and Communication-Centric Systems-on-Chip (ReCoSoC)\",\"volume\":\"246 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-07-09\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"7th International Workshop on Reconfigurable and Communication-Centric Systems-on-Chip (ReCoSoC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ReCoSoC.2012.6322872\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"7th International Workshop on Reconfigurable and Communication-Centric Systems-on-Chip (ReCoSoC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ReCoSoC.2012.6322872","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Invited paper: On-chip monitoring for adaptive heterogeneous multicore systems
Ad-hoc and dynamic adaptation to the requirements of an application enables to increase the energy efficiency of a processor. This method is especially for novel heterogeneous multicore systems of high interest since the various cores can be adapted individually. For this purpose, the current status of the system has to be monitored on the chip. Parameters of interest are the number of communications between cores as well as the current program sequence which is currently processed on an individual processor core. A program sequence is e.g. a loop, control flow or even the termination of the program. All this information has to be extracted from the standard processor cores through a set of on-chip monitors. The concept, as well as the physical realization of two different on-chip monitors for extracting information about the communication effort and for detecting program sequences, is presented in this paper.