一种基于adc的串行链路低功耗高速电荷控制均衡器

Mostafa M. Ayesh, S. Ibrahim, H. Ragai, M. Rizk
{"title":"一种基于adc的串行链路低功耗高速电荷控制均衡器","authors":"Mostafa M. Ayesh, S. Ibrahim, H. Ragai, M. Rizk","doi":"10.1109/ICECS.2015.7440360","DOIUrl":null,"url":null,"abstract":"This paper presents a 20-GSps low-power ADC-based equalizer for high speed serial links receiver. Digital receivers are recently adopted to overcome the challenges of power, delay and mismatches facing circuits in the analog domain besides utilizing benefits of the digital domain of scaling, adaptation algorithms, calibration and noise immunity. The ADC-based equalizer is designed and simulated in a 65-nm CMOS technology and dissipates 15.5 mW in the ADC and 0.45 mW in the discrete-time linear equalizer from 1-V supply. Low power consumption is achieved by using interleaving in ADC architecture, utilizing charge-steering concept, sharing single reference ladder across the four interleaved branches of ADC, and using a novel proposed design for the comparator itself in the Flash ADC besides using the novel Discrete Time Linear Equalizer-DTLE-circuit.","PeriodicalId":215448,"journal":{"name":"2015 IEEE International Conference on Electronics, Circuits, and Systems (ICECS)","volume":"30 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"A low-power high-speed charge-steering ADC-based equalizer for serial links\",\"authors\":\"Mostafa M. Ayesh, S. Ibrahim, H. Ragai, M. Rizk\",\"doi\":\"10.1109/ICECS.2015.7440360\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a 20-GSps low-power ADC-based equalizer for high speed serial links receiver. Digital receivers are recently adopted to overcome the challenges of power, delay and mismatches facing circuits in the analog domain besides utilizing benefits of the digital domain of scaling, adaptation algorithms, calibration and noise immunity. The ADC-based equalizer is designed and simulated in a 65-nm CMOS technology and dissipates 15.5 mW in the ADC and 0.45 mW in the discrete-time linear equalizer from 1-V supply. Low power consumption is achieved by using interleaving in ADC architecture, utilizing charge-steering concept, sharing single reference ladder across the four interleaved branches of ADC, and using a novel proposed design for the comparator itself in the Flash ADC besides using the novel Discrete Time Linear Equalizer-DTLE-circuit.\",\"PeriodicalId\":215448,\"journal\":{\"name\":\"2015 IEEE International Conference on Electronics, Circuits, and Systems (ICECS)\",\"volume\":\"30 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 IEEE International Conference on Electronics, Circuits, and Systems (ICECS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICECS.2015.7440360\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 IEEE International Conference on Electronics, Circuits, and Systems (ICECS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICECS.2015.7440360","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

本文提出了一种用于高速串行链路接收机的20gsps低功耗adc均衡器。除了利用数字域的缩放、自适应算法、校准和抗噪声等优点外,最近采用数字接收机来克服模拟域电路面临的功率、延迟和不匹配的挑战。基于ADC的均衡器采用65纳米CMOS技术进行设计和仿真,来自1 v电源的ADC功耗为15.5 mW,离散时间线性均衡器功耗为0.45 mW。通过在ADC架构中使用交错,利用电荷转向概念,在ADC的四个交错分支上共享单个参考阶梯,以及在Flash ADC中使用新颖的比较器设计,除了使用新颖的离散时间线性均衡器- dtle电路外,还可以实现低功耗。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A low-power high-speed charge-steering ADC-based equalizer for serial links
This paper presents a 20-GSps low-power ADC-based equalizer for high speed serial links receiver. Digital receivers are recently adopted to overcome the challenges of power, delay and mismatches facing circuits in the analog domain besides utilizing benefits of the digital domain of scaling, adaptation algorithms, calibration and noise immunity. The ADC-based equalizer is designed and simulated in a 65-nm CMOS technology and dissipates 15.5 mW in the ADC and 0.45 mW in the discrete-time linear equalizer from 1-V supply. Low power consumption is achieved by using interleaving in ADC architecture, utilizing charge-steering concept, sharing single reference ladder across the four interleaved branches of ADC, and using a novel proposed design for the comparator itself in the Flash ADC besides using the novel Discrete Time Linear Equalizer-DTLE-circuit.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信