{"title":"一种新型Flash模数转换器编码器的设计","authors":"Arshiya Sadath, Deepa","doi":"10.1109/ICDSIS55133.2022.9915797","DOIUrl":null,"url":null,"abstract":"Analog to digital converters (ADC) are extensively used as a basic component in signal processing systems to convert the available analog signals to digital signals. Flash ADC, also called as parallel ADC offer high speed conversion than other ADCs. The major issues occurring in the Flash ADC are the response time of comparators and speed of thermometer to binary encoder. Therefore, different designs have been proposed previously for both comparators and encoders to overcome these issues. This work is centred on the encoder and reviews the different designs of encoders such as multiplexers, adders, adders with majority gates as its carry function and XOR-MAJ encoder. A novel encoder is proposed which is designed using full adders to reduce the number of transistors and eventually reducing number of capacitance nodes to reduce delay. The design is simulated at 130nm CMOS technology using Mentor Graphics EDA tool. The comparison of designs shows the worst-case delay, number of transistors and power consumption. The result analysis show that the novel encoder uses 92 transistors with the worst-case delay of 144.77 ns but the power dissipation is about 51.34 nW which is comparatively highest. Hence the analysis shows the novel encoder can be used when the constraints are number of transistors and delay but not for low power applications.","PeriodicalId":178360,"journal":{"name":"2022 IEEE International Conference on Data Science and Information System (ICDSIS)","volume":"301 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-07-29","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Design of a Novel Encoder for Flash Analog to Digital Converter\",\"authors\":\"Arshiya Sadath, Deepa\",\"doi\":\"10.1109/ICDSIS55133.2022.9915797\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Analog to digital converters (ADC) are extensively used as a basic component in signal processing systems to convert the available analog signals to digital signals. Flash ADC, also called as parallel ADC offer high speed conversion than other ADCs. The major issues occurring in the Flash ADC are the response time of comparators and speed of thermometer to binary encoder. Therefore, different designs have been proposed previously for both comparators and encoders to overcome these issues. This work is centred on the encoder and reviews the different designs of encoders such as multiplexers, adders, adders with majority gates as its carry function and XOR-MAJ encoder. A novel encoder is proposed which is designed using full adders to reduce the number of transistors and eventually reducing number of capacitance nodes to reduce delay. The design is simulated at 130nm CMOS technology using Mentor Graphics EDA tool. The comparison of designs shows the worst-case delay, number of transistors and power consumption. The result analysis show that the novel encoder uses 92 transistors with the worst-case delay of 144.77 ns but the power dissipation is about 51.34 nW which is comparatively highest. Hence the analysis shows the novel encoder can be used when the constraints are number of transistors and delay but not for low power applications.\",\"PeriodicalId\":178360,\"journal\":{\"name\":\"2022 IEEE International Conference on Data Science and Information System (ICDSIS)\",\"volume\":\"301 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-07-29\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 IEEE International Conference on Data Science and Information System (ICDSIS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICDSIS55133.2022.9915797\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE International Conference on Data Science and Information System (ICDSIS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICDSIS55133.2022.9915797","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
摘要
模数转换器(Analog to digital converter, ADC)是信号处理系统中广泛使用的基本元件,用于将可用的模拟信号转换为数字信号。Flash ADC,也称为并行ADC,提供比其他ADC更高的转换速度。Flash ADC中出现的主要问题是比较器的响应时间和温度计对二进制编码器的速度。因此,为了克服这些问题,以前已经为比较器和编码器提出了不同的设计。这项工作集中在编码器上,并回顾了编码器的不同设计,如多路复用器,加法器,以多数门作为其携带功能的加法器和XOR-MAJ编码器。提出了一种采用全加法器设计的编码器,以减少晶体管的数量,并最终减少电容节点的数量,以减少延迟。该设计采用Mentor Graphics EDA工具在130nm CMOS技术下进行仿真。设计的比较显示了最坏情况下的延迟、晶体管数量和功耗。结果分析表明,该编码器采用92个晶体管,最坏延时为144.77 ns,但功耗最高,约为51.34 nW。因此,分析表明,该编码器可用于限制晶体管数量和延迟的情况,但不适用于低功耗应用。
Design of a Novel Encoder for Flash Analog to Digital Converter
Analog to digital converters (ADC) are extensively used as a basic component in signal processing systems to convert the available analog signals to digital signals. Flash ADC, also called as parallel ADC offer high speed conversion than other ADCs. The major issues occurring in the Flash ADC are the response time of comparators and speed of thermometer to binary encoder. Therefore, different designs have been proposed previously for both comparators and encoders to overcome these issues. This work is centred on the encoder and reviews the different designs of encoders such as multiplexers, adders, adders with majority gates as its carry function and XOR-MAJ encoder. A novel encoder is proposed which is designed using full adders to reduce the number of transistors and eventually reducing number of capacitance nodes to reduce delay. The design is simulated at 130nm CMOS technology using Mentor Graphics EDA tool. The comparison of designs shows the worst-case delay, number of transistors and power consumption. The result analysis show that the novel encoder uses 92 transistors with the worst-case delay of 144.77 ns but the power dissipation is about 51.34 nW which is comparatively highest. Hence the analysis shows the novel encoder can be used when the constraints are number of transistors and delay but not for low power applications.