Y. Patel, Joshua Baur, Jonathan Scholl, Adam R. Waite, Adam G. Kimura, J. Kelley, Richard Ott, G. Via
{"title":"45nm节点串行外设接口模块脱层样例制备流程","authors":"Y. Patel, Joshua Baur, Jonathan Scholl, Adam R. Waite, Adam G. Kimura, J. Kelley, Richard Ott, G. Via","doi":"10.31399/asm.edfa.2021-4.p004","DOIUrl":null,"url":null,"abstract":"\n Further development of SEM-based feature extraction tools for design validation and failure analysis is contingent on reliable sample preparation methods. This article describes how a delayering framework for 130 nm technology was adapted and used on a 45 nm SPI module consisting of 11 metal layers, 10 via layers, two layers of polysilicon, and an active silicon layer. It explains how different polishing and etching methods are used to expose each layer with sufficient contrast for SEM imaging and subsequent feature extraction. By combining polygon sets representing each layer, the full design of the device was reconstructed as shown in one of the images.","PeriodicalId":431761,"journal":{"name":"EDFA Technical Articles","volume":"154 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"A Sample Preparation Workflow for Delayering a 45 nm Node Serial Peripheral Interface Module\",\"authors\":\"Y. Patel, Joshua Baur, Jonathan Scholl, Adam R. Waite, Adam G. Kimura, J. Kelley, Richard Ott, G. Via\",\"doi\":\"10.31399/asm.edfa.2021-4.p004\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"\\n Further development of SEM-based feature extraction tools for design validation and failure analysis is contingent on reliable sample preparation methods. This article describes how a delayering framework for 130 nm technology was adapted and used on a 45 nm SPI module consisting of 11 metal layers, 10 via layers, two layers of polysilicon, and an active silicon layer. It explains how different polishing and etching methods are used to expose each layer with sufficient contrast for SEM imaging and subsequent feature extraction. By combining polygon sets representing each layer, the full design of the device was reconstructed as shown in one of the images.\",\"PeriodicalId\":431761,\"journal\":{\"name\":\"EDFA Technical Articles\",\"volume\":\"154 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"EDFA Technical Articles\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.31399/asm.edfa.2021-4.p004\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"EDFA Technical Articles","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.31399/asm.edfa.2021-4.p004","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A Sample Preparation Workflow for Delayering a 45 nm Node Serial Peripheral Interface Module
Further development of SEM-based feature extraction tools for design validation and failure analysis is contingent on reliable sample preparation methods. This article describes how a delayering framework for 130 nm technology was adapted and used on a 45 nm SPI module consisting of 11 metal layers, 10 via layers, two layers of polysilicon, and an active silicon layer. It explains how different polishing and etching methods are used to expose each layer with sufficient contrast for SEM imaging and subsequent feature extraction. By combining polygon sets representing each layer, the full design of the device was reconstructed as shown in one of the images.