{"title":"自动信号选择最大化电路覆盖,高效调试","authors":"Soon Kwon, Joon-Sung Yang","doi":"10.1109/ICCE-ASIA.2016.7804833","DOIUrl":null,"url":null,"abstract":"As the complexity of chip increases, the importance of post silicon verification is escalated. Trace buffer is a commonly used hardware architecture to achieve an efficient debug process. It is advantageous since it is able to store internal values which are captured during system operation at-speed. However, it cannot store a vast number of signals due to its limited storage. Therefore, it is very important to select appropriate internal signals for efficient debug. In this paper, we propose a new signal selection scheme to detect errors as close as its occurrence cycle.","PeriodicalId":229557,"journal":{"name":"2016 IEEE International Conference on Consumer Electronics-Asia (ICCE-Asia)","volume":"33 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Automated signal selection maximizing circuit coverage for efficient debug\",\"authors\":\"Soon Kwon, Joon-Sung Yang\",\"doi\":\"10.1109/ICCE-ASIA.2016.7804833\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"As the complexity of chip increases, the importance of post silicon verification is escalated. Trace buffer is a commonly used hardware architecture to achieve an efficient debug process. It is advantageous since it is able to store internal values which are captured during system operation at-speed. However, it cannot store a vast number of signals due to its limited storage. Therefore, it is very important to select appropriate internal signals for efficient debug. In this paper, we propose a new signal selection scheme to detect errors as close as its occurrence cycle.\",\"PeriodicalId\":229557,\"journal\":{\"name\":\"2016 IEEE International Conference on Consumer Electronics-Asia (ICCE-Asia)\",\"volume\":\"33 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 IEEE International Conference on Consumer Electronics-Asia (ICCE-Asia)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCE-ASIA.2016.7804833\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE International Conference on Consumer Electronics-Asia (ICCE-Asia)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCE-ASIA.2016.7804833","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Automated signal selection maximizing circuit coverage for efficient debug
As the complexity of chip increases, the importance of post silicon verification is escalated. Trace buffer is a commonly used hardware architecture to achieve an efficient debug process. It is advantageous since it is able to store internal values which are captured during system operation at-speed. However, it cannot store a vast number of signals due to its limited storage. Therefore, it is very important to select appropriate internal signals for efficient debug. In this paper, we propose a new signal selection scheme to detect errors as close as its occurrence cycle.