VHDL- a: VHDL的模拟扩展

R. Shi, E. Christen, P. Liebmann, S. Krolikoski, W. Zhou
{"title":"VHDL- a: VHDL的模拟扩展","authors":"R. Shi, E. Christen, P. Liebmann, S. Krolikoski, W. Zhou","doi":"10.1109/ASIC.1994.404586","DOIUrl":null,"url":null,"abstract":"VHDL is an IEEE standardized language for the description and simulation of digital circuits and systems. Originally developed in the early 1980s, VHDL has achieved great success in electronic design automation, and is emerging as an indispensable tool to deal with complex ASIC system design. However, VHDL is primarily designed to model digital behavior. Nowadays, a majority of ASIC designs contain both analog and digital elements. Also, ultra-fast digital designs are composed of cells and interconnects that exhibit primarily analog character. Full system verification of an ASIC design needs modeling of its application environments, which are usually non-electrical such as mechanical and thermal. This paper describes VHDL-A: an IEEE effort towards a standardized analog extension of VHDL to address these needs. The emphasis of this paper is on main language concepts and features and how they can be used to describe and simulate mixed analog and digital designs.<<ETX>>","PeriodicalId":354289,"journal":{"name":"Proceedings Seventh Annual IEEE International ASIC Conference and Exhibit","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1994-09-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":"{\"title\":\"VHDL-A: analog extension to VHDL\",\"authors\":\"R. Shi, E. Christen, P. Liebmann, S. Krolikoski, W. Zhou\",\"doi\":\"10.1109/ASIC.1994.404586\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"VHDL is an IEEE standardized language for the description and simulation of digital circuits and systems. Originally developed in the early 1980s, VHDL has achieved great success in electronic design automation, and is emerging as an indispensable tool to deal with complex ASIC system design. However, VHDL is primarily designed to model digital behavior. Nowadays, a majority of ASIC designs contain both analog and digital elements. Also, ultra-fast digital designs are composed of cells and interconnects that exhibit primarily analog character. Full system verification of an ASIC design needs modeling of its application environments, which are usually non-electrical such as mechanical and thermal. This paper describes VHDL-A: an IEEE effort towards a standardized analog extension of VHDL to address these needs. The emphasis of this paper is on main language concepts and features and how they can be used to describe and simulate mixed analog and digital designs.<<ETX>>\",\"PeriodicalId\":354289,\"journal\":{\"name\":\"Proceedings Seventh Annual IEEE International ASIC Conference and Exhibit\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1994-09-19\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"8\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings Seventh Annual IEEE International ASIC Conference and Exhibit\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ASIC.1994.404586\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings Seventh Annual IEEE International ASIC Conference and Exhibit","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASIC.1994.404586","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 8

摘要

VHDL是一种IEEE标准语言,用于描述和仿真数字电路和系统。VHDL开发于20世纪80年代初,在电子设计自动化方面取得了巨大的成功,并逐渐成为处理复杂ASIC系统设计不可或缺的工具。然而,VHDL主要设计用于模拟数字行为。如今,大多数ASIC设计都包含模拟和数字元素。此外,超高速数字设计由主要表现模拟特性的单元和互连组成。ASIC设计的完整系统验证需要对其应用环境进行建模,这些环境通常是非电气的,如机械和热。本文描述了VHDL- a: IEEE对VHDL的标准化模拟扩展的努力,以满足这些需求。本文的重点是主要的语言概念和特征,以及如何使用它们来描述和模拟模拟和数字混合设计。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
VHDL-A: analog extension to VHDL
VHDL is an IEEE standardized language for the description and simulation of digital circuits and systems. Originally developed in the early 1980s, VHDL has achieved great success in electronic design automation, and is emerging as an indispensable tool to deal with complex ASIC system design. However, VHDL is primarily designed to model digital behavior. Nowadays, a majority of ASIC designs contain both analog and digital elements. Also, ultra-fast digital designs are composed of cells and interconnects that exhibit primarily analog character. Full system verification of an ASIC design needs modeling of its application environments, which are usually non-electrical such as mechanical and thermal. This paper describes VHDL-A: an IEEE effort towards a standardized analog extension of VHDL to address these needs. The emphasis of this paper is on main language concepts and features and how they can be used to describe and simulate mixed analog and digital designs.<>
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信