面向H.264/MPEG-4视频编解码器的高性能统一运动估计IP设计

Dong-yeob Chun, Joonho Kim, Seonyoung Lee, Kyeongsoon Cho
{"title":"面向H.264/MPEG-4视频编解码器的高性能统一运动估计IP设计","authors":"Dong-yeob Chun, Joonho Kim, Seonyoung Lee, Kyeongsoon Cho","doi":"10.1109/SOCDC.2008.4815596","DOIUrl":null,"url":null,"abstract":"Motion estimation for H.264/MPEG-4 video CODEC is very complex and requires a huge amount of computational effors because it uses multiple reference frames and variable block sizes. This paper describes the architecture and design of high-performance unified motion estimation IP based on fast algorithms for multiple reference frame selection, block matching with variable search window, block mode decision, and motion vector estimation. We described the RTL circuit in Verilog HDL and synthesized the gate-level circuit using 130nm standard cell library. The resultant circuit consists of 77,600 logic gates and 4 32times8times32-bit dual-port SRAM's. It has the maximum operating frequency of 161MHz and can process up to 51 D1 (720times480) color image frames per second.","PeriodicalId":405078,"journal":{"name":"2008 International SoC Design Conference","volume":"171 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Design of high-performance unified motion estimation IP for H.264/MPEG-4 video CODEC\",\"authors\":\"Dong-yeob Chun, Joonho Kim, Seonyoung Lee, Kyeongsoon Cho\",\"doi\":\"10.1109/SOCDC.2008.4815596\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Motion estimation for H.264/MPEG-4 video CODEC is very complex and requires a huge amount of computational effors because it uses multiple reference frames and variable block sizes. This paper describes the architecture and design of high-performance unified motion estimation IP based on fast algorithms for multiple reference frame selection, block matching with variable search window, block mode decision, and motion vector estimation. We described the RTL circuit in Verilog HDL and synthesized the gate-level circuit using 130nm standard cell library. The resultant circuit consists of 77,600 logic gates and 4 32times8times32-bit dual-port SRAM's. It has the maximum operating frequency of 161MHz and can process up to 51 D1 (720times480) color image frames per second.\",\"PeriodicalId\":405078,\"journal\":{\"name\":\"2008 International SoC Design Conference\",\"volume\":\"171 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 International SoC Design Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SOCDC.2008.4815596\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 International SoC Design Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SOCDC.2008.4815596","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

H.264/MPEG-4视频编解码器的运动估计非常复杂,需要大量的计算量,因为它使用多个参考帧和可变块大小。本文介绍了基于多参考帧选择、可变搜索窗口块匹配、块模式判断和运动矢量估计等快速算法的高性能统一运动估计IP的结构和设计。用Verilog HDL语言描述RTL电路,并利用130nm标准细胞库合成门级电路。该电路由77,600个逻辑门和4个32倍8倍32位双端口SRAM组成。它的最大工作频率为161MHz,每秒最多可处理51 D1 (720times480)彩色图像帧。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Design of high-performance unified motion estimation IP for H.264/MPEG-4 video CODEC
Motion estimation for H.264/MPEG-4 video CODEC is very complex and requires a huge amount of computational effors because it uses multiple reference frames and variable block sizes. This paper describes the architecture and design of high-performance unified motion estimation IP based on fast algorithms for multiple reference frame selection, block matching with variable search window, block mode decision, and motion vector estimation. We described the RTL circuit in Verilog HDL and synthesized the gate-level circuit using 130nm standard cell library. The resultant circuit consists of 77,600 logic gates and 4 32times8times32-bit dual-port SRAM's. It has the maximum operating frequency of 161MHz and can process up to 51 D1 (720times480) color image frames per second.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信