{"title":"具有新颖寿命预测模型的无铅焊料SACQ的晶圆级芯片级封装的板级可靠性评估","authors":"B. Muthuraman, B. Cañete","doi":"10.1109/ESTC.2018.8546504","DOIUrl":null,"url":null,"abstract":"Smart devices nowadays require more functionality in the integrated circuits with smaller packages. Wafer Level Chip Scale Package (WLCSP) is one of a best choice in the industry due to their small size and functionalitz. However, the reliability of such WLCSPs is very critical as they are used in consumer products. With new solder alloy material, SACQ (Sn92.45% / Ag4% / Cu 0.5% / Ni 0.05% / Bi 3%), it is vital to have a reliable life prediction mode for the Wafer Level Chip Scale package family. At the current industry trend, there is no much reliability assessment of WLCSPs using this new solder alloy. Even, if some exists, the accuracy between the board level reliability qualification test and numerical simulation is still more than 10% tolerance. In this work, a fatigue model is developed for SACQ for wafer level package family with the help of board level reliability qualification test; statistical approach and numerical approach using Finite Element Method (FEM) leading to a close correlation between the measured characteristic life time from temperature cycling on board (TCoB) tests and predicted life from numerical method. In this paper, a fatigue life prediction model for SACQ is introduced after studying five different wafer-level chip scale packages (WLCSP) subjected to Board Level Reliability (BLR) Temperature Cycling Qualification Tests (TCT). Number of solder interconnects (IOs) or pincounts in the wafer level packages ranges from 182 IOs till 360IOs. Temperature cycling range between - 40°C till +85°C is applied to samples, until significant solder joint fatigue failures are observed. A Weibull lifetime model is used to describe the BLR qualification test data. In order to validate BLR-TCT qualification, several numerical simulations are carried out based on Finite Element Method (FEM). Anand viscoplasticity material constitutive law is used for SACQ. Increment of volume averaged inelastic strain energy density is used as damage parameter in order to determine the fatigue life prediction model. This new fatigue life prediction model developed demonstrates that the relative error of the predicted life time for the wafer level chip scale package (WLCSPs) with the new lead-free solder is within relative error of 10% with respect BLR-TCT tests. Such a close correlation between measurement and numerical simulation for SACQ solder is illustrated first time in industry for WLCSP package family. This research work can answer the reliability challenges faced in WLCSP packages with SACQ as solder material and the future work will be based on impact of underfills on WLCSP device reliability with SACQ as solder material.","PeriodicalId":198238,"journal":{"name":"2018 7th Electronic System-Integration Technology Conference (ESTC)","volume":"8 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Board Level Reliability assessment of Wafer Level Chip Scale Packages for SACQ, a lead-free solder with a novel life prediction model\",\"authors\":\"B. Muthuraman, B. Cañete\",\"doi\":\"10.1109/ESTC.2018.8546504\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Smart devices nowadays require more functionality in the integrated circuits with smaller packages. Wafer Level Chip Scale Package (WLCSP) is one of a best choice in the industry due to their small size and functionalitz. However, the reliability of such WLCSPs is very critical as they are used in consumer products. With new solder alloy material, SACQ (Sn92.45% / Ag4% / Cu 0.5% / Ni 0.05% / Bi 3%), it is vital to have a reliable life prediction mode for the Wafer Level Chip Scale package family. At the current industry trend, there is no much reliability assessment of WLCSPs using this new solder alloy. Even, if some exists, the accuracy between the board level reliability qualification test and numerical simulation is still more than 10% tolerance. In this work, a fatigue model is developed for SACQ for wafer level package family with the help of board level reliability qualification test; statistical approach and numerical approach using Finite Element Method (FEM) leading to a close correlation between the measured characteristic life time from temperature cycling on board (TCoB) tests and predicted life from numerical method. In this paper, a fatigue life prediction model for SACQ is introduced after studying five different wafer-level chip scale packages (WLCSP) subjected to Board Level Reliability (BLR) Temperature Cycling Qualification Tests (TCT). Number of solder interconnects (IOs) or pincounts in the wafer level packages ranges from 182 IOs till 360IOs. Temperature cycling range between - 40°C till +85°C is applied to samples, until significant solder joint fatigue failures are observed. A Weibull lifetime model is used to describe the BLR qualification test data. In order to validate BLR-TCT qualification, several numerical simulations are carried out based on Finite Element Method (FEM). Anand viscoplasticity material constitutive law is used for SACQ. Increment of volume averaged inelastic strain energy density is used as damage parameter in order to determine the fatigue life prediction model. This new fatigue life prediction model developed demonstrates that the relative error of the predicted life time for the wafer level chip scale package (WLCSPs) with the new lead-free solder is within relative error of 10% with respect BLR-TCT tests. Such a close correlation between measurement and numerical simulation for SACQ solder is illustrated first time in industry for WLCSP package family. This research work can answer the reliability challenges faced in WLCSP packages with SACQ as solder material and the future work will be based on impact of underfills on WLCSP device reliability with SACQ as solder material.\",\"PeriodicalId\":198238,\"journal\":{\"name\":\"2018 7th Electronic System-Integration Technology Conference (ESTC)\",\"volume\":\"8 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 7th Electronic System-Integration Technology Conference (ESTC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ESTC.2018.8546504\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 7th Electronic System-Integration Technology Conference (ESTC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESTC.2018.8546504","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3
摘要
如今的智能设备需要更小封装的集成电路更多功能。晶圆级芯片规模封装(WLCSP)由于其小尺寸和功能性而成为业界的最佳选择之一。然而,这种wlcsp的可靠性是非常关键的,因为它们用于消费产品。采用新的钎料合金材料SACQ (Sn92.45% / Ag4% / Cu 0.5% / Ni 0.05% / Bi 3%),对于晶圆级芯片规模封装系列而言,拥有可靠的寿命预测模式至关重要。在目前的行业趋势下,使用这种新型焊料合金的wlcsp的可靠性评估并不多。即使存在一定误差,板级可靠性鉴定试验与数值模拟之间的误差仍在10%以上。本文利用板级可靠性鉴定试验,建立了圆片级封装族SACQ的疲劳模型;利用有限单元法(FEM)将统计方法和数值方法相结合,得出板载温度循环(TCoB)试验的实测特征寿命与数值方法的预测寿命之间具有密切的相关性。本文通过对5种不同晶圆级芯片规模封装(WLCSP)进行板级可靠性(BLR)温度循环验证试验(TCT)的研究,建立了SACQ的疲劳寿命预测模型。晶圆级封装中的焊接互连(IOs)或引脚数从182个IOs到360个IOs不等。温度循环范围为- 40°C至+85°C,适用于样品,直到观察到明显的焊点疲劳失效。采用威布尔寿命模型对BLR验证试验数据进行描述。为了验证BLR-TCT的合格性,进行了基于有限元法的数值模拟。SACQ采用粘塑性材料本构法。采用体积平均非弹性应变能密度增量作为损伤参数,确定疲劳寿命预测模型。所建立的疲劳寿命预测模型表明,采用新型无铅焊料的晶圆级芯片级封装(WLCSPs)的疲劳寿命预测相对误差在BLR-TCT测试的10%以内。这是WLCSP封装家族首次在工业上证明SACQ焊料的测量与数值模拟之间的密切联系。本研究工作可以解决以SACQ为钎料的WLCSP封装所面临的可靠性挑战,未来的工作将基于衬底填充物对以SACQ为钎料的WLCSP器件可靠性的影响。
Board Level Reliability assessment of Wafer Level Chip Scale Packages for SACQ, a lead-free solder with a novel life prediction model
Smart devices nowadays require more functionality in the integrated circuits with smaller packages. Wafer Level Chip Scale Package (WLCSP) is one of a best choice in the industry due to their small size and functionalitz. However, the reliability of such WLCSPs is very critical as they are used in consumer products. With new solder alloy material, SACQ (Sn92.45% / Ag4% / Cu 0.5% / Ni 0.05% / Bi 3%), it is vital to have a reliable life prediction mode for the Wafer Level Chip Scale package family. At the current industry trend, there is no much reliability assessment of WLCSPs using this new solder alloy. Even, if some exists, the accuracy between the board level reliability qualification test and numerical simulation is still more than 10% tolerance. In this work, a fatigue model is developed for SACQ for wafer level package family with the help of board level reliability qualification test; statistical approach and numerical approach using Finite Element Method (FEM) leading to a close correlation between the measured characteristic life time from temperature cycling on board (TCoB) tests and predicted life from numerical method. In this paper, a fatigue life prediction model for SACQ is introduced after studying five different wafer-level chip scale packages (WLCSP) subjected to Board Level Reliability (BLR) Temperature Cycling Qualification Tests (TCT). Number of solder interconnects (IOs) or pincounts in the wafer level packages ranges from 182 IOs till 360IOs. Temperature cycling range between - 40°C till +85°C is applied to samples, until significant solder joint fatigue failures are observed. A Weibull lifetime model is used to describe the BLR qualification test data. In order to validate BLR-TCT qualification, several numerical simulations are carried out based on Finite Element Method (FEM). Anand viscoplasticity material constitutive law is used for SACQ. Increment of volume averaged inelastic strain energy density is used as damage parameter in order to determine the fatigue life prediction model. This new fatigue life prediction model developed demonstrates that the relative error of the predicted life time for the wafer level chip scale package (WLCSPs) with the new lead-free solder is within relative error of 10% with respect BLR-TCT tests. Such a close correlation between measurement and numerical simulation for SACQ solder is illustrated first time in industry for WLCSP package family. This research work can answer the reliability challenges faced in WLCSP packages with SACQ as solder material and the future work will be based on impact of underfills on WLCSP device reliability with SACQ as solder material.