{"title":"CMOS图像传感器低fpga双增量采样电路的分析与设计","authors":"Xiaohui Liu, Yuanfu Zhao, Liyan Liu, Xiaofeng Jin, Chunfang Wang, Yue Zhao","doi":"10.1109/EDSSC.2013.6628186","DOIUrl":null,"url":null,"abstract":"This paper presents an improved double delta sampling (DDS) circuit and the architecture and readout sequence are introduced in detail. Meanwhile, a new method to evaluate the Fixed Pattern Noise (FPN) cancellation for readout circuit before fabricated is proposed. Thus, we can evaluate DDS or other readout circuit in another view. Compared with the conventional DDS circuit, the new architecture is better overall performance. Simulation results indicate the improved DDS circuit can achieve SNR (Signal Noise Ratio) of 72.12 dB and SFDR (Spurious Free Dynamic Range) of 73.39 dB with a sampling frequency of 10MHz. Through the proposed method, we calculated that the level of FPN cancellation achieves 11.6 bits on average and 15.2 bits on maximum.","PeriodicalId":333267,"journal":{"name":"2013 IEEE International Conference of Electron Devices and Solid-state Circuits","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2013-06-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"The analyze and design of low FPN double delta sampling circuit for CMOS image sensor\",\"authors\":\"Xiaohui Liu, Yuanfu Zhao, Liyan Liu, Xiaofeng Jin, Chunfang Wang, Yue Zhao\",\"doi\":\"10.1109/EDSSC.2013.6628186\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents an improved double delta sampling (DDS) circuit and the architecture and readout sequence are introduced in detail. Meanwhile, a new method to evaluate the Fixed Pattern Noise (FPN) cancellation for readout circuit before fabricated is proposed. Thus, we can evaluate DDS or other readout circuit in another view. Compared with the conventional DDS circuit, the new architecture is better overall performance. Simulation results indicate the improved DDS circuit can achieve SNR (Signal Noise Ratio) of 72.12 dB and SFDR (Spurious Free Dynamic Range) of 73.39 dB with a sampling frequency of 10MHz. Through the proposed method, we calculated that the level of FPN cancellation achieves 11.6 bits on average and 15.2 bits on maximum.\",\"PeriodicalId\":333267,\"journal\":{\"name\":\"2013 IEEE International Conference of Electron Devices and Solid-state Circuits\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-06-03\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 IEEE International Conference of Electron Devices and Solid-state Circuits\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EDSSC.2013.6628186\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE International Conference of Electron Devices and Solid-state Circuits","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EDSSC.2013.6628186","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
The analyze and design of low FPN double delta sampling circuit for CMOS image sensor
This paper presents an improved double delta sampling (DDS) circuit and the architecture and readout sequence are introduced in detail. Meanwhile, a new method to evaluate the Fixed Pattern Noise (FPN) cancellation for readout circuit before fabricated is proposed. Thus, we can evaluate DDS or other readout circuit in another view. Compared with the conventional DDS circuit, the new architecture is better overall performance. Simulation results indicate the improved DDS circuit can achieve SNR (Signal Noise Ratio) of 72.12 dB and SFDR (Spurious Free Dynamic Range) of 73.39 dB with a sampling frequency of 10MHz. Through the proposed method, we calculated that the level of FPN cancellation achieves 11.6 bits on average and 15.2 bits on maximum.