教程01:纳米节点VLSI电路和系统的先进硅器件

S. Saha
{"title":"教程01:纳米节点VLSI电路和系统的先进硅器件","authors":"S. Saha","doi":"10.1109/smelec.2018.8481323","DOIUrl":null,"url":null,"abstract":"The silicon Integrated circuits (ICs) continues to have an unprecedented impact on improving almost every aspect of modern society including communications, military, security, healthcare, energy saving, industrial automation, transport, and entertainment. Over the last four decades, the relentless pursuit of IC device miniaturization for manufacturing high-performance and high-density IC-chips and system-on-a-chip (SoC) led to the creation of Internet and social media. The semiconductor components are used in smart cars, smart homes, smart cities, smart health, smart energy, smart security, smart appliances, and so on. The Internet enables connecting any and every smart devices or “things” creating “Internet of Things” (IoT) or Internet of everything (IoE). And, the IoT-connected smart devices constitute a smart environment and integrated ecosystem that can be accessed via personal computers, tablets, and smartphones from anywhere without human interaction. However, the performance of nanoscale-MOSFETs in the design and manufacturing of “smart” electronic products necessary to create smart networks or “smart things” to enable smart environments and integrated ecosystems is inadequate due to the fundamental physical limitations such as short channel effects (SCEs). Shrinking conventional bulk MOSFET device dimensions in the decananometer regime degrades device performance including degradation in the subthreshold swing and decrease in device turn-on voltage. As a result, the scaled MOSFETs cannot be turned off easily by lowering the gate voltage leading to excessive leakage current. Due to SCEs, the device characteristics become increasingly sensitive to process variation that imposes a serious challenge for continued scaling of bulk-MOSFETs for the nanometer technology nodes. In addition, at gate length below 20-nm, the sub-surface leakage paths are weakly controlled by the gate irrespective of gate oxide thickness and their potential barriers can be easily lowered by drain bias through the enhanced electric field coupling to the drain. Thus, to surmount the continuous scaling challenges of conventional bulk MOSFET devices new device technologies such as FinFET has emerged as the real alternative to MOSFETs. This tutorial provides the basic features and operating principles of FinFETs required for the understanding of design and manufacturing of advanced ICs at the nanometer nodes for smart electronic products. In addition, this tutorial also discusses the emerging undoped or lightly-doped channel MOSFETs with performance comparable to FinFETs for design and manufacturing of smart IC products.","PeriodicalId":110608,"journal":{"name":"2018 IEEE International Conference on Semiconductor Electronics (ICSE)","volume":"52 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-08-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"TUTORIAL 01: Advanced Silicon Devices for VLSI Circuits and Systems at Nanometer Nodes\",\"authors\":\"S. Saha\",\"doi\":\"10.1109/smelec.2018.8481323\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The silicon Integrated circuits (ICs) continues to have an unprecedented impact on improving almost every aspect of modern society including communications, military, security, healthcare, energy saving, industrial automation, transport, and entertainment. Over the last four decades, the relentless pursuit of IC device miniaturization for manufacturing high-performance and high-density IC-chips and system-on-a-chip (SoC) led to the creation of Internet and social media. The semiconductor components are used in smart cars, smart homes, smart cities, smart health, smart energy, smart security, smart appliances, and so on. The Internet enables connecting any and every smart devices or “things” creating “Internet of Things” (IoT) or Internet of everything (IoE). And, the IoT-connected smart devices constitute a smart environment and integrated ecosystem that can be accessed via personal computers, tablets, and smartphones from anywhere without human interaction. However, the performance of nanoscale-MOSFETs in the design and manufacturing of “smart” electronic products necessary to create smart networks or “smart things” to enable smart environments and integrated ecosystems is inadequate due to the fundamental physical limitations such as short channel effects (SCEs). Shrinking conventional bulk MOSFET device dimensions in the decananometer regime degrades device performance including degradation in the subthreshold swing and decrease in device turn-on voltage. As a result, the scaled MOSFETs cannot be turned off easily by lowering the gate voltage leading to excessive leakage current. Due to SCEs, the device characteristics become increasingly sensitive to process variation that imposes a serious challenge for continued scaling of bulk-MOSFETs for the nanometer technology nodes. In addition, at gate length below 20-nm, the sub-surface leakage paths are weakly controlled by the gate irrespective of gate oxide thickness and their potential barriers can be easily lowered by drain bias through the enhanced electric field coupling to the drain. Thus, to surmount the continuous scaling challenges of conventional bulk MOSFET devices new device technologies such as FinFET has emerged as the real alternative to MOSFETs. This tutorial provides the basic features and operating principles of FinFETs required for the understanding of design and manufacturing of advanced ICs at the nanometer nodes for smart electronic products. In addition, this tutorial also discusses the emerging undoped or lightly-doped channel MOSFETs with performance comparable to FinFETs for design and manufacturing of smart IC products.\",\"PeriodicalId\":110608,\"journal\":{\"name\":\"2018 IEEE International Conference on Semiconductor Electronics (ICSE)\",\"volume\":\"52 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-08-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 IEEE International Conference on Semiconductor Electronics (ICSE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/smelec.2018.8481323\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE International Conference on Semiconductor Electronics (ICSE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/smelec.2018.8481323","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

硅集成电路(ic)继续对改善现代社会的几乎每个方面产生前所未有的影响,包括通信,军事,安全,医疗保健,节能,工业自动化,运输和娱乐。在过去的四十年中,为了制造高性能和高密度的IC芯片和片上系统(SoC),对IC器件小型化的不懈追求导致了互联网和社交媒体的诞生。半导体元器件应用于智能汽车、智能家居、智能城市、智能健康、智能能源、智能安防、智能家电等领域。互联网可以连接任何和所有智能设备或“事物”,创建“物联网”(IoT)或万物互联(IoE)。并且,物联网连接的智能设备构成了一个智能环境和集成生态系统,可以通过个人电脑,平板电脑和智能手机在任何地方访问,而无需人工交互。然而,由于短通道效应(SCEs)等基本物理限制,纳米级mosfet在设计和制造“智能”电子产品(创建智能网络或“智能事物”以实现智能环境和集成生态系统)所需的“智能”电子产品中的性能不足。在十安计范围内缩小传统的体积MOSFET器件尺寸会降低器件性能,包括亚阈值摆幅的降低和器件导通电压的降低。因此,通过降低栅极电压导致过大的泄漏电流,不能轻易地关闭缩放的mosfet。由于sce,器件特性对工艺变化越来越敏感,这对纳米技术节点的体mosfet的持续缩放提出了严峻的挑战。此外,在栅极长度小于20 nm时,无论栅极氧化物厚度如何,栅极对亚表面泄漏路径的控制都很弱,并且通过与漏极的增强电场耦合,漏极偏压可以很容易地降低其势垒。因此,为了克服传统大块MOSFET器件的持续缩放挑战,FinFET等新器件技术已经成为MOSFET的真正替代品。本教程提供了finfet的基本特性和工作原理,以了解智能电子产品的纳米节点先进集成电路的设计和制造。此外,本教程还讨论了用于智能IC产品设计和制造的性能与finfet相当的新兴未掺杂或轻掺杂沟道mosfet。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
TUTORIAL 01: Advanced Silicon Devices for VLSI Circuits and Systems at Nanometer Nodes
The silicon Integrated circuits (ICs) continues to have an unprecedented impact on improving almost every aspect of modern society including communications, military, security, healthcare, energy saving, industrial automation, transport, and entertainment. Over the last four decades, the relentless pursuit of IC device miniaturization for manufacturing high-performance and high-density IC-chips and system-on-a-chip (SoC) led to the creation of Internet and social media. The semiconductor components are used in smart cars, smart homes, smart cities, smart health, smart energy, smart security, smart appliances, and so on. The Internet enables connecting any and every smart devices or “things” creating “Internet of Things” (IoT) or Internet of everything (IoE). And, the IoT-connected smart devices constitute a smart environment and integrated ecosystem that can be accessed via personal computers, tablets, and smartphones from anywhere without human interaction. However, the performance of nanoscale-MOSFETs in the design and manufacturing of “smart” electronic products necessary to create smart networks or “smart things” to enable smart environments and integrated ecosystems is inadequate due to the fundamental physical limitations such as short channel effects (SCEs). Shrinking conventional bulk MOSFET device dimensions in the decananometer regime degrades device performance including degradation in the subthreshold swing and decrease in device turn-on voltage. As a result, the scaled MOSFETs cannot be turned off easily by lowering the gate voltage leading to excessive leakage current. Due to SCEs, the device characteristics become increasingly sensitive to process variation that imposes a serious challenge for continued scaling of bulk-MOSFETs for the nanometer technology nodes. In addition, at gate length below 20-nm, the sub-surface leakage paths are weakly controlled by the gate irrespective of gate oxide thickness and their potential barriers can be easily lowered by drain bias through the enhanced electric field coupling to the drain. Thus, to surmount the continuous scaling challenges of conventional bulk MOSFET devices new device technologies such as FinFET has emerged as the real alternative to MOSFETs. This tutorial provides the basic features and operating principles of FinFETs required for the understanding of design and manufacturing of advanced ICs at the nanometer nodes for smart electronic products. In addition, this tutorial also discusses the emerging undoped or lightly-doped channel MOSFETs with performance comparable to FinFETs for design and manufacturing of smart IC products.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信