{"title":"VHDL合成技术和建议","authors":"J. Pick","doi":"10.1109/ASIC.1995.580755","DOIUrl":null,"url":null,"abstract":"This tutorial presents a wide range of examples to emphasize that the synthesis of optimum hardware is tightly coupled to a designer's VHDL coding style. These examples also illustrate that a synthesis engineer must have a firm foundation in the VHDL language. Otherwise, any encountered compilation and simulation obstacles might hinder his/her synthesis project. Finally the observation is made that the synthesis engineer must also rely on his/her digital background to order to write VHDL models that will synthesize into optimum hardware.","PeriodicalId":307095,"journal":{"name":"Proceedings of Eighth International Application Specific Integrated Circuits Conference","volume":"98 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1995-09-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"VHDL synthesis techniques and recommendations\",\"authors\":\"J. Pick\",\"doi\":\"10.1109/ASIC.1995.580755\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This tutorial presents a wide range of examples to emphasize that the synthesis of optimum hardware is tightly coupled to a designer's VHDL coding style. These examples also illustrate that a synthesis engineer must have a firm foundation in the VHDL language. Otherwise, any encountered compilation and simulation obstacles might hinder his/her synthesis project. Finally the observation is made that the synthesis engineer must also rely on his/her digital background to order to write VHDL models that will synthesize into optimum hardware.\",\"PeriodicalId\":307095,\"journal\":{\"name\":\"Proceedings of Eighth International Application Specific Integrated Circuits Conference\",\"volume\":\"98 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1995-09-18\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of Eighth International Application Specific Integrated Circuits Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ASIC.1995.580755\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of Eighth International Application Specific Integrated Circuits Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASIC.1995.580755","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
This tutorial presents a wide range of examples to emphasize that the synthesis of optimum hardware is tightly coupled to a designer's VHDL coding style. These examples also illustrate that a synthesis engineer must have a firm foundation in the VHDL language. Otherwise, any encountered compilation and simulation obstacles might hinder his/her synthesis project. Finally the observation is made that the synthesis engineer must also rely on his/her digital background to order to write VHDL models that will synthesize into optimum hardware.