{"title":"超薄硅片翘曲的模拟方法","authors":"Mei-Ling Wu, Wei-Jhih Wong","doi":"10.1109/ITherm45881.2020.9190170","DOIUrl":null,"url":null,"abstract":"As the electronic products, such as smart phones, notebooks, and micro-control parts for vehicles, are becoming increasingly popular and their size continues do decrease, there is also a need to reduce the volume of ultra-thin silicon wafers while improving their performance. At present, backside grinding is typically used for this purpose, and requires that the wafer is placed on the chuck of a self-rotating wheel, while controlling the feed rate in order to reduce wafer thickness. Although this process is efficient and effective, it may result in subsurface damage, surface cracks, micro-cracks, warpage, and other undesirable effects. One of its main drawbacks is residual stress, which becomes more pronounced in very thin wafers, as this increases rigidity. Stoney equation is widely used to examine the residual stress and curvature radius in a silicon wafer due to the backside grinding process. However, the relationship between the residual stress generated in the wafer during the grinding process and the process parameters is rarely analyzed through simulations. This gap is addressed in the present study, whereby the finite element method (FEM) is adopted to examine the effects of different process parameters, as well as wafer thickness, on the residual stress. As dynamic simulation is adopted, this allows the process parameters to be adjusted at runtime to predict the residual stress, while Stoney’s equation is employed to predict the influence of different process parameters on warpage. Based on the obtained results, the wafer warpage caused by the process can be predicted with acceptable accuracy, which can in turn be used to optimize the process parameter values to minimize wafer warpage.","PeriodicalId":193052,"journal":{"name":"2020 19th IEEE Intersociety Conference on Thermal and Thermomechanical Phenomena in Electronic Systems (ITherm)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-07-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Simulation Method of Ultra-Thin Silicon Wafers Warpage\",\"authors\":\"Mei-Ling Wu, Wei-Jhih Wong\",\"doi\":\"10.1109/ITherm45881.2020.9190170\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"As the electronic products, such as smart phones, notebooks, and micro-control parts for vehicles, are becoming increasingly popular and their size continues do decrease, there is also a need to reduce the volume of ultra-thin silicon wafers while improving their performance. At present, backside grinding is typically used for this purpose, and requires that the wafer is placed on the chuck of a self-rotating wheel, while controlling the feed rate in order to reduce wafer thickness. Although this process is efficient and effective, it may result in subsurface damage, surface cracks, micro-cracks, warpage, and other undesirable effects. One of its main drawbacks is residual stress, which becomes more pronounced in very thin wafers, as this increases rigidity. Stoney equation is widely used to examine the residual stress and curvature radius in a silicon wafer due to the backside grinding process. However, the relationship between the residual stress generated in the wafer during the grinding process and the process parameters is rarely analyzed through simulations. This gap is addressed in the present study, whereby the finite element method (FEM) is adopted to examine the effects of different process parameters, as well as wafer thickness, on the residual stress. As dynamic simulation is adopted, this allows the process parameters to be adjusted at runtime to predict the residual stress, while Stoney’s equation is employed to predict the influence of different process parameters on warpage. Based on the obtained results, the wafer warpage caused by the process can be predicted with acceptable accuracy, which can in turn be used to optimize the process parameter values to minimize wafer warpage.\",\"PeriodicalId\":193052,\"journal\":{\"name\":\"2020 19th IEEE Intersociety Conference on Thermal and Thermomechanical Phenomena in Electronic Systems (ITherm)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-07-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 19th IEEE Intersociety Conference on Thermal and Thermomechanical Phenomena in Electronic Systems (ITherm)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ITherm45881.2020.9190170\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 19th IEEE Intersociety Conference on Thermal and Thermomechanical Phenomena in Electronic Systems (ITherm)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ITherm45881.2020.9190170","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Simulation Method of Ultra-Thin Silicon Wafers Warpage
As the electronic products, such as smart phones, notebooks, and micro-control parts for vehicles, are becoming increasingly popular and their size continues do decrease, there is also a need to reduce the volume of ultra-thin silicon wafers while improving their performance. At present, backside grinding is typically used for this purpose, and requires that the wafer is placed on the chuck of a self-rotating wheel, while controlling the feed rate in order to reduce wafer thickness. Although this process is efficient and effective, it may result in subsurface damage, surface cracks, micro-cracks, warpage, and other undesirable effects. One of its main drawbacks is residual stress, which becomes more pronounced in very thin wafers, as this increases rigidity. Stoney equation is widely used to examine the residual stress and curvature radius in a silicon wafer due to the backside grinding process. However, the relationship between the residual stress generated in the wafer during the grinding process and the process parameters is rarely analyzed through simulations. This gap is addressed in the present study, whereby the finite element method (FEM) is adopted to examine the effects of different process parameters, as well as wafer thickness, on the residual stress. As dynamic simulation is adopted, this allows the process parameters to be adjusted at runtime to predict the residual stress, while Stoney’s equation is employed to predict the influence of different process parameters on warpage. Based on the obtained results, the wafer warpage caused by the process can be predicted with acceptable accuracy, which can in turn be used to optimize the process parameter values to minimize wafer warpage.