未来微/纳米电子学:走向全3D和零可变性

S. Deleonibus, F. Andrieu, P. Batude, X. Jehl, F. Martin, F. Milési, S. Morvan, F. Nemouchi, M. Sanquer, M. Vinet
{"title":"未来微/纳米电子学:走向全3D和零可变性","authors":"S. Deleonibus, F. Andrieu, P. Batude, X. Jehl, F. Martin, F. Milési, S. Morvan, F. Nemouchi, M. Sanquer, M. Vinet","doi":"10.1109/IWJT.2013.6644491","DOIUrl":null,"url":null,"abstract":"Nanoelectronics will have to face major challenges in the next decades in order to proceed with increasing progress to the sub 10 nm nodes level and face the challenge to approach zero variability. The main requirements will be to reduce leakage currents and reduce access resistances at the same time in order to fully exploit 3D integration at the device, elementary function, chip and system. New progress laws combined to the scaling down of CMOS based technology will emerge to enable new paths to Functional Diversification. New materials and disruptive architectures, mixing logic and memories, Heterogeneous Integration, introducing 3D schemes at the Front End and Back End levels, will come into play to make it possible.","PeriodicalId":196705,"journal":{"name":"2013 13th International Workshop on Junction Technology (IWJT)","volume":"5 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-06-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Future micro/nano-electronics: Towards full 3D and zero variability\",\"authors\":\"S. Deleonibus, F. Andrieu, P. Batude, X. Jehl, F. Martin, F. Milési, S. Morvan, F. Nemouchi, M. Sanquer, M. Vinet\",\"doi\":\"10.1109/IWJT.2013.6644491\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Nanoelectronics will have to face major challenges in the next decades in order to proceed with increasing progress to the sub 10 nm nodes level and face the challenge to approach zero variability. The main requirements will be to reduce leakage currents and reduce access resistances at the same time in order to fully exploit 3D integration at the device, elementary function, chip and system. New progress laws combined to the scaling down of CMOS based technology will emerge to enable new paths to Functional Diversification. New materials and disruptive architectures, mixing logic and memories, Heterogeneous Integration, introducing 3D schemes at the Front End and Back End levels, will come into play to make it possible.\",\"PeriodicalId\":196705,\"journal\":{\"name\":\"2013 13th International Workshop on Junction Technology (IWJT)\",\"volume\":\"5 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-06-06\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 13th International Workshop on Junction Technology (IWJT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IWJT.2013.6644491\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 13th International Workshop on Junction Technology (IWJT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IWJT.2013.6644491","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

纳米电子学将在未来几十年面临重大挑战,以便继续向10纳米以下节点水平发展,并面临接近零可变性的挑战。主要的要求将是减少漏电流,同时减少接入电阻,以便在器件、基本功能、芯片和系统上充分利用3D集成。新的发展规律与CMOS技术的缩小相结合,将为功能多样化提供新的途径。新材料和颠覆性架构、混合逻辑和存储器、异构集成、在前端和后端级别引入3D方案,将发挥作用,使其成为可能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Future micro/nano-electronics: Towards full 3D and zero variability
Nanoelectronics will have to face major challenges in the next decades in order to proceed with increasing progress to the sub 10 nm nodes level and face the challenge to approach zero variability. The main requirements will be to reduce leakage currents and reduce access resistances at the same time in order to fully exploit 3D integration at the device, elementary function, chip and system. New progress laws combined to the scaling down of CMOS based technology will emerge to enable new paths to Functional Diversification. New materials and disruptive architectures, mixing logic and memories, Heterogeneous Integration, introducing 3D schemes at the Front End and Back End levels, will come into play to make it possible.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信