{"title":"使用JESIM进行数字故障仿真和测试开发","authors":"J.W. Root","doi":"10.1109/SOUTHC.1995.516085","DOIUrl":null,"url":null,"abstract":"Too often the efforts of digital IC design verification and test are left until after the design has been completed. Sometimes these efforts are not dedicated until after the silicon has been fabricated. The cost, performance, functionality, speed and reliability of the chip are greatly impacted by the lack of proper requirement and preparation for test. This paper discusses the usefulness of the Digital Event and Test simulator \"JESIM\" for design verification, fault simulation, test vector generation and design for testability.","PeriodicalId":341055,"journal":{"name":"Proceedings of Southcon '95","volume":"16 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1995-03-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Digital fault simulation and test development using JESIM\",\"authors\":\"J.W. Root\",\"doi\":\"10.1109/SOUTHC.1995.516085\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Too often the efforts of digital IC design verification and test are left until after the design has been completed. Sometimes these efforts are not dedicated until after the silicon has been fabricated. The cost, performance, functionality, speed and reliability of the chip are greatly impacted by the lack of proper requirement and preparation for test. This paper discusses the usefulness of the Digital Event and Test simulator \\\"JESIM\\\" for design verification, fault simulation, test vector generation and design for testability.\",\"PeriodicalId\":341055,\"journal\":{\"name\":\"Proceedings of Southcon '95\",\"volume\":\"16 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1995-03-07\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of Southcon '95\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SOUTHC.1995.516085\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of Southcon '95","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SOUTHC.1995.516085","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Digital fault simulation and test development using JESIM
Too often the efforts of digital IC design verification and test are left until after the design has been completed. Sometimes these efforts are not dedicated until after the silicon has been fabricated. The cost, performance, functionality, speed and reliability of the chip are greatly impacted by the lack of proper requirement and preparation for test. This paper discusses the usefulness of the Digital Event and Test simulator "JESIM" for design verification, fault simulation, test vector generation and design for testability.