基于FPGA的软件无线电OFDM收发系统实现

Neenu Joseph, P. Kumar
{"title":"基于FPGA的软件无线电OFDM收发系统实现","authors":"Neenu Joseph, P. Kumar","doi":"10.1109/ICDCSYST.2014.6926167","DOIUrl":null,"url":null,"abstract":"This paper describes the design and implementation of OFDM transmitter and Receiver in Partial Reconfigurable (PA) FPGA for Software Defined Radio (SDR) system. PR blocks inside FPGA helps in reducing the complexity in SDR system design, overall power and area consumption. The OFDM transceiver is designed with scalable FFT/IFFT- and three types of modulations. An intelligent receiver design is being used, which identifies the type of modulation employed based on the features present in receiving signal and reprograms demodulation circuit at run time without changing much in other baseband processing modules. Further, A unique technique of Peak to Average Power Ratio (PAPR) reduction is being implemented.","PeriodicalId":252016,"journal":{"name":"2014 2nd International Conference on Devices, Circuits and Systems (ICDCS)","volume":"11 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-03-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"FPGA based realization of OFDM transceiver system for Software Defined Radio\",\"authors\":\"Neenu Joseph, P. Kumar\",\"doi\":\"10.1109/ICDCSYST.2014.6926167\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper describes the design and implementation of OFDM transmitter and Receiver in Partial Reconfigurable (PA) FPGA for Software Defined Radio (SDR) system. PR blocks inside FPGA helps in reducing the complexity in SDR system design, overall power and area consumption. The OFDM transceiver is designed with scalable FFT/IFFT- and three types of modulations. An intelligent receiver design is being used, which identifies the type of modulation employed based on the features present in receiving signal and reprograms demodulation circuit at run time without changing much in other baseband processing modules. Further, A unique technique of Peak to Average Power Ratio (PAPR) reduction is being implemented.\",\"PeriodicalId\":252016,\"journal\":{\"name\":\"2014 2nd International Conference on Devices, Circuits and Systems (ICDCS)\",\"volume\":\"11 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-03-06\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 2nd International Conference on Devices, Circuits and Systems (ICDCS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICDCSYST.2014.6926167\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 2nd International Conference on Devices, Circuits and Systems (ICDCS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICDCSYST.2014.6926167","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

介绍了一种用于软件定义无线电(SDR)系统的部分可重构FPGA OFDM收发器的设计与实现。FPGA内的PR模块有助于降低SDR系统设计的复杂性、整体功耗和面积消耗。OFDM收发器设计具有可扩展的FFT/IFFT-和三种类型的调制。采用了一种智能接收器设计,它根据接收信号中存在的特征识别所采用的调制类型,并在运行时对解调电路进行重新编程,而无需对其他基带处理模块进行太多更改。此外,还实现了一种独特的峰值平均功率比(PAPR)降低技术。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
FPGA based realization of OFDM transceiver system for Software Defined Radio
This paper describes the design and implementation of OFDM transmitter and Receiver in Partial Reconfigurable (PA) FPGA for Software Defined Radio (SDR) system. PR blocks inside FPGA helps in reducing the complexity in SDR system design, overall power and area consumption. The OFDM transceiver is designed with scalable FFT/IFFT- and three types of modulations. An intelligent receiver design is being used, which identifies the type of modulation employed based on the features present in receiving signal and reprograms demodulation circuit at run time without changing much in other baseband processing modules. Further, A unique technique of Peak to Average Power Ratio (PAPR) reduction is being implemented.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信