Takeshi Chujo, D. Hirabayashi, Congbing Li, Yutaro Kobayashi, Junshan Wang, Haruo Kobayashi, Kentaroh Katoh, Sato Koshi
{"title":"定时测量电路自校准的实验验证","authors":"Takeshi Chujo, D. Hirabayashi, Congbing Li, Yutaro Kobayashi, Junshan Wang, Haruo Kobayashi, Kentaroh Katoh, Sato Koshi","doi":"10.1109/IMS3TW.2014.6997393","DOIUrl":null,"url":null,"abstract":"This paper describes the architecture, implementation and measurement results for a Time-to-Digital Converter (TDC), with histogram-method self-calibration, for high-speed I/O interface circuit test applications. We have implemented the proposed TDC using a Programmable System-on-Chip (PSoC), and measurement results show that TDC linearity is improved by the self-calibration. All TDC circuits, as well as the self-calibration circuits can be implemented as digital circuits, even by using FPGA instead of full custom ICs, so this is ideal for fine CMOS implementation with short design time.","PeriodicalId":166586,"journal":{"name":"19th Annual International Mixed-Signals, Sensors, and Systems Test Workshop Proceedings","volume":"130 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-12-29","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"13","resultStr":"{\"title\":\"Experimental verification of timing measurement circuit with self-calibration\",\"authors\":\"Takeshi Chujo, D. Hirabayashi, Congbing Li, Yutaro Kobayashi, Junshan Wang, Haruo Kobayashi, Kentaroh Katoh, Sato Koshi\",\"doi\":\"10.1109/IMS3TW.2014.6997393\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper describes the architecture, implementation and measurement results for a Time-to-Digital Converter (TDC), with histogram-method self-calibration, for high-speed I/O interface circuit test applications. We have implemented the proposed TDC using a Programmable System-on-Chip (PSoC), and measurement results show that TDC linearity is improved by the self-calibration. All TDC circuits, as well as the self-calibration circuits can be implemented as digital circuits, even by using FPGA instead of full custom ICs, so this is ideal for fine CMOS implementation with short design time.\",\"PeriodicalId\":166586,\"journal\":{\"name\":\"19th Annual International Mixed-Signals, Sensors, and Systems Test Workshop Proceedings\",\"volume\":\"130 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-12-29\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"13\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"19th Annual International Mixed-Signals, Sensors, and Systems Test Workshop Proceedings\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IMS3TW.2014.6997393\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"19th Annual International Mixed-Signals, Sensors, and Systems Test Workshop Proceedings","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IMS3TW.2014.6997393","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Experimental verification of timing measurement circuit with self-calibration
This paper describes the architecture, implementation and measurement results for a Time-to-Digital Converter (TDC), with histogram-method self-calibration, for high-speed I/O interface circuit test applications. We have implemented the proposed TDC using a Programmable System-on-Chip (PSoC), and measurement results show that TDC linearity is improved by the self-calibration. All TDC circuits, as well as the self-calibration circuits can be implemented as digital circuits, even by using FPGA instead of full custom ICs, so this is ideal for fine CMOS implementation with short design time.