定时测量电路自校准的实验验证

Takeshi Chujo, D. Hirabayashi, Congbing Li, Yutaro Kobayashi, Junshan Wang, Haruo Kobayashi, Kentaroh Katoh, Sato Koshi
{"title":"定时测量电路自校准的实验验证","authors":"Takeshi Chujo, D. Hirabayashi, Congbing Li, Yutaro Kobayashi, Junshan Wang, Haruo Kobayashi, Kentaroh Katoh, Sato Koshi","doi":"10.1109/IMS3TW.2014.6997393","DOIUrl":null,"url":null,"abstract":"This paper describes the architecture, implementation and measurement results for a Time-to-Digital Converter (TDC), with histogram-method self-calibration, for high-speed I/O interface circuit test applications. We have implemented the proposed TDC using a Programmable System-on-Chip (PSoC), and measurement results show that TDC linearity is improved by the self-calibration. All TDC circuits, as well as the self-calibration circuits can be implemented as digital circuits, even by using FPGA instead of full custom ICs, so this is ideal for fine CMOS implementation with short design time.","PeriodicalId":166586,"journal":{"name":"19th Annual International Mixed-Signals, Sensors, and Systems Test Workshop Proceedings","volume":"130 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-12-29","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"13","resultStr":"{\"title\":\"Experimental verification of timing measurement circuit with self-calibration\",\"authors\":\"Takeshi Chujo, D. Hirabayashi, Congbing Li, Yutaro Kobayashi, Junshan Wang, Haruo Kobayashi, Kentaroh Katoh, Sato Koshi\",\"doi\":\"10.1109/IMS3TW.2014.6997393\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper describes the architecture, implementation and measurement results for a Time-to-Digital Converter (TDC), with histogram-method self-calibration, for high-speed I/O interface circuit test applications. We have implemented the proposed TDC using a Programmable System-on-Chip (PSoC), and measurement results show that TDC linearity is improved by the self-calibration. All TDC circuits, as well as the self-calibration circuits can be implemented as digital circuits, even by using FPGA instead of full custom ICs, so this is ideal for fine CMOS implementation with short design time.\",\"PeriodicalId\":166586,\"journal\":{\"name\":\"19th Annual International Mixed-Signals, Sensors, and Systems Test Workshop Proceedings\",\"volume\":\"130 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-12-29\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"13\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"19th Annual International Mixed-Signals, Sensors, and Systems Test Workshop Proceedings\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IMS3TW.2014.6997393\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"19th Annual International Mixed-Signals, Sensors, and Systems Test Workshop Proceedings","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IMS3TW.2014.6997393","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 13

摘要

本文介绍了一种时间-数字转换器(TDC)的结构、实现和测量结果,采用直方图法自校准,用于高速I/O接口电路测试。我们使用可编程单片系统(PSoC)实现了所提出的TDC,测量结果表明,通过自校准,TDC线性度得到了改善。所有TDC电路以及自校准电路都可以实现为数字电路,甚至通过使用FPGA而不是完整的定制ic,因此这对于设计时间短的精细CMOS实现是理想的。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Experimental verification of timing measurement circuit with self-calibration
This paper describes the architecture, implementation and measurement results for a Time-to-Digital Converter (TDC), with histogram-method self-calibration, for high-speed I/O interface circuit test applications. We have implemented the proposed TDC using a Programmable System-on-Chip (PSoC), and measurement results show that TDC linearity is improved by the self-calibration. All TDC circuits, as well as the self-calibration circuits can be implemented as digital circuits, even by using FPGA instead of full custom ICs, so this is ideal for fine CMOS implementation with short design time.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信