多处理器并行路由的服务质量使互联网

Shaowen Song
{"title":"多处理器并行路由的服务质量使互联网","authors":"Shaowen Song","doi":"10.1109/PCEE.2000.873621","DOIUrl":null,"url":null,"abstract":"This paper presents a parallel router and a packet switching mechanism by merging IPv6 and asynchronous transfer mode (ATM) as the protocol for the quality of service (QoS) enabled Internet. The hardware architecture of the parallel router consists of N-general-purpose computers each combined with a newly designed inter-node communication unit. This parallel architecture provides the necessary speed required in cell switching for real-time applications. The IPv6 packet and ATM cell co-switching mechanism implemented by the router controlling software preserves the connectionless future for non-real-time applications and provides the QoS for real-time applications, through merging the IPv6 and ATM protocols. The IPv6 packet and ATM cell co-routing/switch mechanism is developed for the current parallel router and is presented along with the parallel hardware architecture.","PeriodicalId":369394,"journal":{"name":"Proceedings International Conference on Parallel Computing in Electrical Engineering. PARELEC 2000","volume":"16 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-08-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Multiprocessor parallel routing for the quality of service enabled Internet\",\"authors\":\"Shaowen Song\",\"doi\":\"10.1109/PCEE.2000.873621\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a parallel router and a packet switching mechanism by merging IPv6 and asynchronous transfer mode (ATM) as the protocol for the quality of service (QoS) enabled Internet. The hardware architecture of the parallel router consists of N-general-purpose computers each combined with a newly designed inter-node communication unit. This parallel architecture provides the necessary speed required in cell switching for real-time applications. The IPv6 packet and ATM cell co-switching mechanism implemented by the router controlling software preserves the connectionless future for non-real-time applications and provides the QoS for real-time applications, through merging the IPv6 and ATM protocols. The IPv6 packet and ATM cell co-routing/switch mechanism is developed for the current parallel router and is presented along with the parallel hardware architecture.\",\"PeriodicalId\":369394,\"journal\":{\"name\":\"Proceedings International Conference on Parallel Computing in Electrical Engineering. PARELEC 2000\",\"volume\":\"16 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2000-08-27\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings International Conference on Parallel Computing in Electrical Engineering. PARELEC 2000\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/PCEE.2000.873621\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings International Conference on Parallel Computing in Electrical Engineering. PARELEC 2000","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/PCEE.2000.873621","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文通过合并IPv6和异步传输模式(ATM)作为支持服务质量(QoS)的Internet协议,提出了一种并行路由器和分组交换机制。并行路由器的硬件架构由n台通用计算机组成,每台计算机与新设计的节点间通信单元相结合。这种并行架构为实时应用提供了单元交换所需的必要速度。路由器控制软件实现的IPv6分组和ATM小区共交换机制,通过合并IPv6和ATM协议,为非实时应用保留了无连接的未来,并为实时应用提供了QoS。针对当前的并行路由器,开发了IPv6分组和ATM单元协同路由/交换机制,并与并行硬件体系结构一起提出。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Multiprocessor parallel routing for the quality of service enabled Internet
This paper presents a parallel router and a packet switching mechanism by merging IPv6 and asynchronous transfer mode (ATM) as the protocol for the quality of service (QoS) enabled Internet. The hardware architecture of the parallel router consists of N-general-purpose computers each combined with a newly designed inter-node communication unit. This parallel architecture provides the necessary speed required in cell switching for real-time applications. The IPv6 packet and ATM cell co-switching mechanism implemented by the router controlling software preserves the connectionless future for non-real-time applications and provides the QoS for real-time applications, through merging the IPv6 and ATM protocols. The IPv6 packet and ATM cell co-routing/switch mechanism is developed for the current parallel router and is presented along with the parallel hardware architecture.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信