采用锁相环和0.3 μM门长量子阱hemt实现7.5 Gb/s单片集成时钟恢复

Z. Wang, M. Berroth, U. Nowotny, P. Hofmann, A. Hulsmann, K. Kohler, B. Raynor, J. Schneider
{"title":"采用锁相环和0.3 μM门长量子阱hemt实现7.5 Gb/s单片集成时钟恢复","authors":"Z. Wang, M. Berroth, U. Nowotny, P. Hofmann, A. Hulsmann, K. Kohler, B. Raynor, J. Schneider","doi":"10.18419/OPUS-8204","DOIUrl":null,"url":null,"abstract":"A monolithically integrated clock recovery (CR) circuit making use of the phase-locked loop (PLL) circuit technique and enhancement/depletion AlGaAs/GaAs quantum well high electron mobility transistors (QW-HEMTs) with gate lengths of 0.3 μm has been realized. A novel preprocessing circuit was used. In the PLL a fully-balanced varactorless VCO has been introduced. The VCO has a centre oscillating frequency of about 7.5 GHz and a tuning range greater than 500 MHz. A satisfactory clock signal has been obtained at the bit rate of about 7.5 Gb/s. The power consumption is less than 200 mW at the supply voltage of -5 V.","PeriodicalId":344528,"journal":{"name":"ESSCIRC '93: Nineteenth European Solid-State Circuits Conference","volume":"254 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1993-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"7.5 Gb/s Monolithically Integrated Clock Recovery using PLL and 0.3 μM Gate Length Quantum Well HEMTs\",\"authors\":\"Z. Wang, M. Berroth, U. Nowotny, P. Hofmann, A. Hulsmann, K. Kohler, B. Raynor, J. Schneider\",\"doi\":\"10.18419/OPUS-8204\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A monolithically integrated clock recovery (CR) circuit making use of the phase-locked loop (PLL) circuit technique and enhancement/depletion AlGaAs/GaAs quantum well high electron mobility transistors (QW-HEMTs) with gate lengths of 0.3 μm has been realized. A novel preprocessing circuit was used. In the PLL a fully-balanced varactorless VCO has been introduced. The VCO has a centre oscillating frequency of about 7.5 GHz and a tuning range greater than 500 MHz. A satisfactory clock signal has been obtained at the bit rate of about 7.5 Gb/s. The power consumption is less than 200 mW at the supply voltage of -5 V.\",\"PeriodicalId\":344528,\"journal\":{\"name\":\"ESSCIRC '93: Nineteenth European Solid-State Circuits Conference\",\"volume\":\"254 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1993-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ESSCIRC '93: Nineteenth European Solid-State Circuits Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.18419/OPUS-8204\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ESSCIRC '93: Nineteenth European Solid-State Circuits Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.18419/OPUS-8204","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

利用锁相环(PLL)电路技术和栅极长度为0.3 μm的增强/耗尽AlGaAs/GaAs量子阱高电子迁移率晶体管(QW-HEMTs)实现了单片集成时钟恢复(CR)电路。采用了一种新颖的预处理电路。在锁相环中引入了一个全平衡无变容压控振荡器。该VCO的中心振荡频率约为7.5 GHz,调谐范围大于500mhz。在7.5 Gb/s左右的比特率下获得了满意的时钟信号。电源电压为- 5v时,功耗小于200mw。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
7.5 Gb/s Monolithically Integrated Clock Recovery using PLL and 0.3 μM Gate Length Quantum Well HEMTs
A monolithically integrated clock recovery (CR) circuit making use of the phase-locked loop (PLL) circuit technique and enhancement/depletion AlGaAs/GaAs quantum well high electron mobility transistors (QW-HEMTs) with gate lengths of 0.3 μm has been realized. A novel preprocessing circuit was used. In the PLL a fully-balanced varactorless VCO has been introduced. The VCO has a centre oscillating frequency of about 7.5 GHz and a tuning range greater than 500 MHz. A satisfactory clock signal has been obtained at the bit rate of about 7.5 Gb/s. The power consumption is less than 200 mW at the supply voltage of -5 V.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信