{"title":"用于电源噪声测量的可扩展电路","authors":"V. Abramzon, E. Alon, B. Nezamfar, M. Horowitz","doi":"10.1109/ESSCIR.2005.1541660","DOIUrl":null,"url":null,"abstract":"This paper discusses techniques to allow high-resolution supply noise measurements in advanced CMOS technologies without the overhead of voltage references or separate power supplies. In addition to improving the existing sample and hold-based system, we propose a new technique that uses a very short integration time in the voltage-controlled oscillator (VCO)-based A/D converter and hence removes the difficult-to-scale sample and hold circuit. Each conversion results in a low-resolution measurement; however the measurements are intrinsically dithered so that resolution can be increased by averaging multiple conversions. Both sample and hold-based and averaging-based systems are implemented in a 90nm SOI process as part of a characterization test chip for the parallel interface described in (Chang et al., 2005). Measurement results show both systems are capable of measuring supply noise down to 5mV with bandwidths well in the GHz range.","PeriodicalId":239980,"journal":{"name":"Proceedings of the 31st European Solid-State Circuits Conference, 2005. ESSCIRC 2005.","volume":"18 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-12-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"15","resultStr":"{\"title\":\"Scalable circuits for supply noise measurement\",\"authors\":\"V. Abramzon, E. Alon, B. Nezamfar, M. Horowitz\",\"doi\":\"10.1109/ESSCIR.2005.1541660\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper discusses techniques to allow high-resolution supply noise measurements in advanced CMOS technologies without the overhead of voltage references or separate power supplies. In addition to improving the existing sample and hold-based system, we propose a new technique that uses a very short integration time in the voltage-controlled oscillator (VCO)-based A/D converter and hence removes the difficult-to-scale sample and hold circuit. Each conversion results in a low-resolution measurement; however the measurements are intrinsically dithered so that resolution can be increased by averaging multiple conversions. Both sample and hold-based and averaging-based systems are implemented in a 90nm SOI process as part of a characterization test chip for the parallel interface described in (Chang et al., 2005). Measurement results show both systems are capable of measuring supply noise down to 5mV with bandwidths well in the GHz range.\",\"PeriodicalId\":239980,\"journal\":{\"name\":\"Proceedings of the 31st European Solid-State Circuits Conference, 2005. ESSCIRC 2005.\",\"volume\":\"18 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2005-12-05\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"15\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the 31st European Solid-State Circuits Conference, 2005. ESSCIRC 2005.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ESSCIR.2005.1541660\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 31st European Solid-State Circuits Conference, 2005. ESSCIRC 2005.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESSCIR.2005.1541660","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 15
摘要
本文讨论了在先进CMOS技术中允许高分辨率电源噪声测量的技术,而无需电压参考或单独电源的开销。除了改进现有的基于采样和保持的系统外,我们还提出了一种新技术,该技术在基于压控振荡器(VCO)的a /D转换器中使用非常短的集成时间,从而消除了难以缩放的采样和保持电路。每次转换都会导致低分辨率测量;然而,测量本质上是抖动的,因此可以通过平均多次转换来提高分辨率。基于样品和保持率以及基于平均的系统都在90nm SOI工艺中实现,作为(Chang et al., 2005)中描述的并行接口的表征测试芯片的一部分。测量结果表明,两种系统都能够测量低至5mV的电源噪声,带宽在GHz范围内。
This paper discusses techniques to allow high-resolution supply noise measurements in advanced CMOS technologies without the overhead of voltage references or separate power supplies. In addition to improving the existing sample and hold-based system, we propose a new technique that uses a very short integration time in the voltage-controlled oscillator (VCO)-based A/D converter and hence removes the difficult-to-scale sample and hold circuit. Each conversion results in a low-resolution measurement; however the measurements are intrinsically dithered so that resolution can be increased by averaging multiple conversions. Both sample and hold-based and averaging-based systems are implemented in a 90nm SOI process as part of a characterization test chip for the parallel interface described in (Chang et al., 2005). Measurement results show both systems are capable of measuring supply noise down to 5mV with bandwidths well in the GHz range.