Chia-Chun Tsai, Chung-Chieh Kuo, Lin-Jeng Gu, Trong-Yen Lee
{"title":"x时钟路由的天线冲突避免/修复","authors":"Chia-Chun Tsai, Chung-Chieh Kuo, Lin-Jeng Gu, Trong-Yen Lee","doi":"10.1109/ISQED.2010.5450525","DOIUrl":null,"url":null,"abstract":"As the IC fabrication technology gets into the nanometer era, antenna effect plays an important role in determining the yield and reliability of VLSI circuits. This work proposes a discharge-path-based antenna effect detection method. Based on the proposed detection method, two novel jumper insertion and layer assignment algorithms are presented for fixing antenna violations. Additionally, via delay is considered in delay calculation, and wire sizing technique is applied for clock skew compensation. Given an X-architecture clock tree with n clock sinks, layer configuration, and the upper bound for antenna effect, the proposed PADJILA algorithm runs in O(n2) to achieve antenna violation free. Experimental results on benchmarks show that our work significantly outperforms than the existing works.","PeriodicalId":369046,"journal":{"name":"2010 11th International Symposium on Quality Electronic Design (ISQED)","volume":"15 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-03-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Antenna Violation Avoidance/Fixing for X-clock routing\",\"authors\":\"Chia-Chun Tsai, Chung-Chieh Kuo, Lin-Jeng Gu, Trong-Yen Lee\",\"doi\":\"10.1109/ISQED.2010.5450525\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"As the IC fabrication technology gets into the nanometer era, antenna effect plays an important role in determining the yield and reliability of VLSI circuits. This work proposes a discharge-path-based antenna effect detection method. Based on the proposed detection method, two novel jumper insertion and layer assignment algorithms are presented for fixing antenna violations. Additionally, via delay is considered in delay calculation, and wire sizing technique is applied for clock skew compensation. Given an X-architecture clock tree with n clock sinks, layer configuration, and the upper bound for antenna effect, the proposed PADJILA algorithm runs in O(n2) to achieve antenna violation free. Experimental results on benchmarks show that our work significantly outperforms than the existing works.\",\"PeriodicalId\":369046,\"journal\":{\"name\":\"2010 11th International Symposium on Quality Electronic Design (ISQED)\",\"volume\":\"15 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2010-03-22\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2010 11th International Symposium on Quality Electronic Design (ISQED)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISQED.2010.5450525\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 11th International Symposium on Quality Electronic Design (ISQED)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISQED.2010.5450525","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Antenna Violation Avoidance/Fixing for X-clock routing
As the IC fabrication technology gets into the nanometer era, antenna effect plays an important role in determining the yield and reliability of VLSI circuits. This work proposes a discharge-path-based antenna effect detection method. Based on the proposed detection method, two novel jumper insertion and layer assignment algorithms are presented for fixing antenna violations. Additionally, via delay is considered in delay calculation, and wire sizing technique is applied for clock skew compensation. Given an X-architecture clock tree with n clock sinks, layer configuration, and the upper bound for antenna effect, the proposed PADJILA algorithm runs in O(n2) to achieve antenna violation free. Experimental results on benchmarks show that our work significantly outperforms than the existing works.