两级运算放大器的共门级频率补偿

Aditya Raj, R. Yadav, S. Akashe
{"title":"两级运算放大器的共门级频率补偿","authors":"Aditya Raj, R. Yadav, S. Akashe","doi":"10.1109/ICCN.2015.31","DOIUrl":null,"url":null,"abstract":"This paper represents a highly stable, more efficient and low power CMOS based operational amplifier. A compensation strategy using common gate stage is used which provides high gain-bandwidth product and overcomes the drawback of source follower and lead compensation approaches by eliminating the complex poles and right-half-plane (RHP) zero. The proposed circuit utilized the miller capacitance in conjunction with common gate current buffer to obtain the design equations. This circuit is simulated at 45nm technology using cadence analog virtuoso tool. The operational amplifier designed here produces an improved unity gain frequency of 6.8 MHZ with phase margin of approximately 68° and an open loop gain of 88 dB which ensures the stability of the system. The stability is required in high frequency switching regulators like sampled data system to generate their power supplies. These can also be used in a so many analog circuits such as active filters, analog-to-digital converters, low-dropout regulators (LDOs).","PeriodicalId":431743,"journal":{"name":"2015 International Conference on Communication Networks (ICCN)","volume":"66 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Frequency compensation in two stage operational amplifier using common gate stage\",\"authors\":\"Aditya Raj, R. Yadav, S. Akashe\",\"doi\":\"10.1109/ICCN.2015.31\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper represents a highly stable, more efficient and low power CMOS based operational amplifier. A compensation strategy using common gate stage is used which provides high gain-bandwidth product and overcomes the drawback of source follower and lead compensation approaches by eliminating the complex poles and right-half-plane (RHP) zero. The proposed circuit utilized the miller capacitance in conjunction with common gate current buffer to obtain the design equations. This circuit is simulated at 45nm technology using cadence analog virtuoso tool. The operational amplifier designed here produces an improved unity gain frequency of 6.8 MHZ with phase margin of approximately 68° and an open loop gain of 88 dB which ensures the stability of the system. The stability is required in high frequency switching regulators like sampled data system to generate their power supplies. These can also be used in a so many analog circuits such as active filters, analog-to-digital converters, low-dropout regulators (LDOs).\",\"PeriodicalId\":431743,\"journal\":{\"name\":\"2015 International Conference on Communication Networks (ICCN)\",\"volume\":\"66 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 International Conference on Communication Networks (ICCN)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCN.2015.31\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 International Conference on Communication Networks (ICCN)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCN.2015.31","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

本文介绍了一种高稳定、高效率、低功耗的CMOS运算放大器。采用公共栅极级补偿策略,既能提供高增益带宽积,又克服了源从动和引线补偿方法的缺点,消除了复杂极点和右半平面(RHP)零点。该电路利用米勒电容和共门电流缓冲器得到设计方程。该电路在45纳米技术下使用cadence模拟virtuoso工具进行仿真。本文设计的运算放大器的单位增益频率为6.8 MHZ,相位裕度约为68°,开环增益为88 dB,确保了系统的稳定性。在高频开关稳压器中,如采样数据系统,需要稳定的供电。这些也可以用于许多模拟电路,如有源滤波器,模数转换器,低差稳压器(ldo)。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Frequency compensation in two stage operational amplifier using common gate stage
This paper represents a highly stable, more efficient and low power CMOS based operational amplifier. A compensation strategy using common gate stage is used which provides high gain-bandwidth product and overcomes the drawback of source follower and lead compensation approaches by eliminating the complex poles and right-half-plane (RHP) zero. The proposed circuit utilized the miller capacitance in conjunction with common gate current buffer to obtain the design equations. This circuit is simulated at 45nm technology using cadence analog virtuoso tool. The operational amplifier designed here produces an improved unity gain frequency of 6.8 MHZ with phase margin of approximately 68° and an open loop gain of 88 dB which ensures the stability of the system. The stability is required in high frequency switching regulators like sampled data system to generate their power supplies. These can also be used in a so many analog circuits such as active filters, analog-to-digital converters, low-dropout regulators (LDOs).
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信