基于65纳米LP CMOS的0.02 mm2 9位100 ms /s电荷注入电池SAR-ADC

Marcel Runge, Dario Schmock, P. Scholz, Georg Böck, F. Gerfers
{"title":"基于65纳米LP CMOS的0.02 mm2 9位100 ms /s电荷注入电池SAR-ADC","authors":"Marcel Runge, Dario Schmock, P. Scholz, Georg Böck, F. Gerfers","doi":"10.1109/ESSCIRC.2018.8494339","DOIUrl":null,"url":null,"abstract":"This paper presents the first published 9 bit resolution charge-injection cell based area-efficient SAR-ADC (ciSAR). The ciSAR employs both, a charge pump technique as well as a charge balancing switching scheme during binary search. Herewith, the ciSAR achieves a maximum input differential swing of 1.4 V with 10 bit linearity up to the second Nyquist zone. Additionally, the non-linear comparator input capacitance is isolated from the track and hold function for linearity improvements during the top-plate sampling operation. The ADC is reference-free and features an intrinsic 4.5 dB gain tuning range with only minor SNDR and SFDR variations of less than 2 dB. Implemented in a 65nm LP CMOS process, the ADC reveals 7.5bit ENOB and 62 dBc SFDR up to second Nyquist zone. With an area of only 0.02mm2 and an aspect ratio of 1:4, the ciSAR with 451 MHz effective resolution bandwidth enables highly parallel sensor readout systems.","PeriodicalId":355210,"journal":{"name":"ESSCIRC 2018 - IEEE 44th European Solid State Circuits Conference (ESSCIRC)","volume":"36 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"A 0.02-mm2 9-bit 100-MS/s Charge-Injection Cell Based SAR-ADC in 65-nm LP CMOS\",\"authors\":\"Marcel Runge, Dario Schmock, P. Scholz, Georg Böck, F. Gerfers\",\"doi\":\"10.1109/ESSCIRC.2018.8494339\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents the first published 9 bit resolution charge-injection cell based area-efficient SAR-ADC (ciSAR). The ciSAR employs both, a charge pump technique as well as a charge balancing switching scheme during binary search. Herewith, the ciSAR achieves a maximum input differential swing of 1.4 V with 10 bit linearity up to the second Nyquist zone. Additionally, the non-linear comparator input capacitance is isolated from the track and hold function for linearity improvements during the top-plate sampling operation. The ADC is reference-free and features an intrinsic 4.5 dB gain tuning range with only minor SNDR and SFDR variations of less than 2 dB. Implemented in a 65nm LP CMOS process, the ADC reveals 7.5bit ENOB and 62 dBc SFDR up to second Nyquist zone. With an area of only 0.02mm2 and an aspect ratio of 1:4, the ciSAR with 451 MHz effective resolution bandwidth enables highly parallel sensor readout systems.\",\"PeriodicalId\":355210,\"journal\":{\"name\":\"ESSCIRC 2018 - IEEE 44th European Solid State Circuits Conference (ESSCIRC)\",\"volume\":\"36 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ESSCIRC 2018 - IEEE 44th European Solid State Circuits Conference (ESSCIRC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ESSCIRC.2018.8494339\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ESSCIRC 2018 - IEEE 44th European Solid State Circuits Conference (ESSCIRC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESSCIRC.2018.8494339","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

摘要

本文提出了首次发表的基于9位分辨率电荷注入单元的面积高效SAR-ADC (ciSAR)。在二元搜索过程中,ciSAR采用了电荷泵技术和电荷平衡开关方案。因此,ciSAR的最大输入差分摆幅为1.4 V,线性度为10位,直至第二个奈奎斯特区。此外,非线性比较器输入电容与轨道和保持功能隔离,以便在顶板采样操作期间改善线性度。该ADC无基准,具有4.5 dB的固有增益调谐范围,SNDR和SFDR变化小于2 dB。采用65nm低功耗CMOS工艺,ADC显示7.5位ENOB和62 dBc SFDR,最高可达第二奈奎斯特区。面积仅为0.02mm2,宽高比为1:4,具有451 MHz有效分辨率带宽的ciSAR可实现高度并行的传感器读出系统。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A 0.02-mm2 9-bit 100-MS/s Charge-Injection Cell Based SAR-ADC in 65-nm LP CMOS
This paper presents the first published 9 bit resolution charge-injection cell based area-efficient SAR-ADC (ciSAR). The ciSAR employs both, a charge pump technique as well as a charge balancing switching scheme during binary search. Herewith, the ciSAR achieves a maximum input differential swing of 1.4 V with 10 bit linearity up to the second Nyquist zone. Additionally, the non-linear comparator input capacitance is isolated from the track and hold function for linearity improvements during the top-plate sampling operation. The ADC is reference-free and features an intrinsic 4.5 dB gain tuning range with only minor SNDR and SFDR variations of less than 2 dB. Implemented in a 65nm LP CMOS process, the ADC reveals 7.5bit ENOB and 62 dBc SFDR up to second Nyquist zone. With an area of only 0.02mm2 and an aspect ratio of 1:4, the ciSAR with 451 MHz effective resolution bandwidth enables highly parallel sensor readout systems.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信