Marcel Runge, Dario Schmock, P. Scholz, Georg Böck, F. Gerfers
{"title":"基于65纳米LP CMOS的0.02 mm2 9位100 ms /s电荷注入电池SAR-ADC","authors":"Marcel Runge, Dario Schmock, P. Scholz, Georg Böck, F. Gerfers","doi":"10.1109/ESSCIRC.2018.8494339","DOIUrl":null,"url":null,"abstract":"This paper presents the first published 9 bit resolution charge-injection cell based area-efficient SAR-ADC (ciSAR). The ciSAR employs both, a charge pump technique as well as a charge balancing switching scheme during binary search. Herewith, the ciSAR achieves a maximum input differential swing of 1.4 V with 10 bit linearity up to the second Nyquist zone. Additionally, the non-linear comparator input capacitance is isolated from the track and hold function for linearity improvements during the top-plate sampling operation. The ADC is reference-free and features an intrinsic 4.5 dB gain tuning range with only minor SNDR and SFDR variations of less than 2 dB. Implemented in a 65nm LP CMOS process, the ADC reveals 7.5bit ENOB and 62 dBc SFDR up to second Nyquist zone. With an area of only 0.02mm2 and an aspect ratio of 1:4, the ciSAR with 451 MHz effective resolution bandwidth enables highly parallel sensor readout systems.","PeriodicalId":355210,"journal":{"name":"ESSCIRC 2018 - IEEE 44th European Solid State Circuits Conference (ESSCIRC)","volume":"36 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"A 0.02-mm2 9-bit 100-MS/s Charge-Injection Cell Based SAR-ADC in 65-nm LP CMOS\",\"authors\":\"Marcel Runge, Dario Schmock, P. Scholz, Georg Böck, F. Gerfers\",\"doi\":\"10.1109/ESSCIRC.2018.8494339\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents the first published 9 bit resolution charge-injection cell based area-efficient SAR-ADC (ciSAR). The ciSAR employs both, a charge pump technique as well as a charge balancing switching scheme during binary search. Herewith, the ciSAR achieves a maximum input differential swing of 1.4 V with 10 bit linearity up to the second Nyquist zone. Additionally, the non-linear comparator input capacitance is isolated from the track and hold function for linearity improvements during the top-plate sampling operation. The ADC is reference-free and features an intrinsic 4.5 dB gain tuning range with only minor SNDR and SFDR variations of less than 2 dB. Implemented in a 65nm LP CMOS process, the ADC reveals 7.5bit ENOB and 62 dBc SFDR up to second Nyquist zone. With an area of only 0.02mm2 and an aspect ratio of 1:4, the ciSAR with 451 MHz effective resolution bandwidth enables highly parallel sensor readout systems.\",\"PeriodicalId\":355210,\"journal\":{\"name\":\"ESSCIRC 2018 - IEEE 44th European Solid State Circuits Conference (ESSCIRC)\",\"volume\":\"36 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ESSCIRC 2018 - IEEE 44th European Solid State Circuits Conference (ESSCIRC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ESSCIRC.2018.8494339\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ESSCIRC 2018 - IEEE 44th European Solid State Circuits Conference (ESSCIRC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESSCIRC.2018.8494339","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A 0.02-mm2 9-bit 100-MS/s Charge-Injection Cell Based SAR-ADC in 65-nm LP CMOS
This paper presents the first published 9 bit resolution charge-injection cell based area-efficient SAR-ADC (ciSAR). The ciSAR employs both, a charge pump technique as well as a charge balancing switching scheme during binary search. Herewith, the ciSAR achieves a maximum input differential swing of 1.4 V with 10 bit linearity up to the second Nyquist zone. Additionally, the non-linear comparator input capacitance is isolated from the track and hold function for linearity improvements during the top-plate sampling operation. The ADC is reference-free and features an intrinsic 4.5 dB gain tuning range with only minor SNDR and SFDR variations of less than 2 dB. Implemented in a 65nm LP CMOS process, the ADC reveals 7.5bit ENOB and 62 dBc SFDR up to second Nyquist zone. With an area of only 0.02mm2 and an aspect ratio of 1:4, the ciSAR with 451 MHz effective resolution bandwidth enables highly parallel sensor readout systems.