一种估计高速链路正弦抖动相位的新方法

Yu Chang, C. Madden, R. Schmitt
{"title":"一种估计高速链路正弦抖动相位的新方法","authors":"Yu Chang, C. Madden, R. Schmitt","doi":"10.1109/EPEPS.2011.6100233","DOIUrl":null,"url":null,"abstract":"Analysis of high-speed links requires modeling of timing noise in devices and clock architecture as well as passive inter-connections. With the increased demand on data rate and low power in mobile devices such as 3D PoP, it is more challenging to predict bit error rate (BER) due to their tighten timing and voltage constraints. Phase relationship among different jitter sources becomes a key player deciding how well links perform. A new method based on the subspace concept is proposed to estimate the phases in multi-tone jitter sequences. Its accuracy is much less sensitive to the size of data than FFT based method. For the first time, the phase of one on-chip jitter sensitivity function is characterized out using limited data from measurement.","PeriodicalId":313560,"journal":{"name":"2011 IEEE 20th Conference on Electrical Performance of Electronic Packaging and Systems","volume":"26 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-12-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A new method to estimate phases of sinusoidal jitter to evaluate high-speed links\",\"authors\":\"Yu Chang, C. Madden, R. Schmitt\",\"doi\":\"10.1109/EPEPS.2011.6100233\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Analysis of high-speed links requires modeling of timing noise in devices and clock architecture as well as passive inter-connections. With the increased demand on data rate and low power in mobile devices such as 3D PoP, it is more challenging to predict bit error rate (BER) due to their tighten timing and voltage constraints. Phase relationship among different jitter sources becomes a key player deciding how well links perform. A new method based on the subspace concept is proposed to estimate the phases in multi-tone jitter sequences. Its accuracy is much less sensitive to the size of data than FFT based method. For the first time, the phase of one on-chip jitter sensitivity function is characterized out using limited data from measurement.\",\"PeriodicalId\":313560,\"journal\":{\"name\":\"2011 IEEE 20th Conference on Electrical Performance of Electronic Packaging and Systems\",\"volume\":\"26 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-12-12\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2011 IEEE 20th Conference on Electrical Performance of Electronic Packaging and Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EPEPS.2011.6100233\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 IEEE 20th Conference on Electrical Performance of Electronic Packaging and Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EPEPS.2011.6100233","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

高速链路的分析需要对器件、时钟架构以及无源互连中的时序噪声进行建模。随着移动设备(如3D PoP)对数据速率和低功耗的需求不断增加,由于其严格的时序和电压限制,预测误码率(BER)更具挑战性。不同抖动源之间的相位关系是决定链路性能好坏的关键因素。提出了一种基于子空间概念的多音抖动序列相位估计方法。与基于FFT的方法相比,其精度对数据大小的敏感性要低得多。本文首次利用有限的测量数据对片上抖动灵敏度函数的相位进行了表征。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A new method to estimate phases of sinusoidal jitter to evaluate high-speed links
Analysis of high-speed links requires modeling of timing noise in devices and clock architecture as well as passive inter-connections. With the increased demand on data rate and low power in mobile devices such as 3D PoP, it is more challenging to predict bit error rate (BER) due to their tighten timing and voltage constraints. Phase relationship among different jitter sources becomes a key player deciding how well links perform. A new method based on the subspace concept is proposed to estimate the phases in multi-tone jitter sequences. Its accuracy is much less sensitive to the size of data than FFT based method. For the first time, the phase of one on-chip jitter sensitivity function is characterized out using limited data from measurement.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信