面向物联网应用的低功耗稳健13T静态随机存取存储单元设计与统计分析

Sargunam Tg, Lim Way Soong, C. Prabhu, A. Singh
{"title":"面向物联网应用的低功耗稳健13T静态随机存取存储单元设计与统计分析","authors":"Sargunam Tg, Lim Way Soong, C. Prabhu, A. Singh","doi":"10.1109/ISIEA51897.2021.9510007","DOIUrl":null,"url":null,"abstract":"The growth of Static Random Access Memory (SRAM) based cache memory is immensely sweeping for the current Internet-of-Things (IoT) applications. The low power and high speed SRAM cells are highly important and they play a significant role for the data computations in any IoT application. As IoT applications become the part and parcel of day-to-day life, its computations and data processing at the chip level are also increasing consistently. The SRAM cell with less power, better performance, improved stability is inevitable. As the technology node keeps on reducing, the core challenges of SRAM cell development rely on power, stability, speed and performance. This paper proposes a novel Low Power Robust (LPR13T) SRAM cell. The proposed LPR13T cell consists of 13-Transistors comparatively with less power, less delay and improved performance with other conventional cells and implemented in 45 nm CMOS technology. The average dynamic power of the proposed cell has been reduced by 84.09%, 84.06%, 53.59% and 25.93% against 6T, 8T, 10T and 11T cells respectively. An average of 83.42%, 83.48%, 49.76 and 20.21% write power has been minimized compared to 6T, 8T, 10T and 11T cells respectively and 22% average read power has been reduced against conventional 6T and 8T cells. The write delay of 17.16% and 19.33% is enhanced over 6T and 8T cells and read delay of 49.28%, 50.05%, 50.04% have been improved against 6T, 8T and 11T cells respectively. The separate read circuit with 3 transistors influences the stability improvement. The Monte-Carlo (MC) and process analysis simulations validate the efficiency and statistical performance of the proposed cell. Finally, the cell is also analyzed in terms of PVT (Process, Voltage, Temperature) variation to demonstrate that it is stable in any environment condition against temperature and voltage variation without any degradation.","PeriodicalId":336442,"journal":{"name":"2021 IEEE Symposium on Industrial Electronics & Applications (ISIEA)","volume":"56 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-07-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design and Statistical Analysis of Low Power Robust 13T Static Random Access Memory Cell for IoT Applications\",\"authors\":\"Sargunam Tg, Lim Way Soong, C. Prabhu, A. Singh\",\"doi\":\"10.1109/ISIEA51897.2021.9510007\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The growth of Static Random Access Memory (SRAM) based cache memory is immensely sweeping for the current Internet-of-Things (IoT) applications. The low power and high speed SRAM cells are highly important and they play a significant role for the data computations in any IoT application. As IoT applications become the part and parcel of day-to-day life, its computations and data processing at the chip level are also increasing consistently. The SRAM cell with less power, better performance, improved stability is inevitable. As the technology node keeps on reducing, the core challenges of SRAM cell development rely on power, stability, speed and performance. This paper proposes a novel Low Power Robust (LPR13T) SRAM cell. The proposed LPR13T cell consists of 13-Transistors comparatively with less power, less delay and improved performance with other conventional cells and implemented in 45 nm CMOS technology. The average dynamic power of the proposed cell has been reduced by 84.09%, 84.06%, 53.59% and 25.93% against 6T, 8T, 10T and 11T cells respectively. An average of 83.42%, 83.48%, 49.76 and 20.21% write power has been minimized compared to 6T, 8T, 10T and 11T cells respectively and 22% average read power has been reduced against conventional 6T and 8T cells. The write delay of 17.16% and 19.33% is enhanced over 6T and 8T cells and read delay of 49.28%, 50.05%, 50.04% have been improved against 6T, 8T and 11T cells respectively. The separate read circuit with 3 transistors influences the stability improvement. The Monte-Carlo (MC) and process analysis simulations validate the efficiency and statistical performance of the proposed cell. Finally, the cell is also analyzed in terms of PVT (Process, Voltage, Temperature) variation to demonstrate that it is stable in any environment condition against temperature and voltage variation without any degradation.\",\"PeriodicalId\":336442,\"journal\":{\"name\":\"2021 IEEE Symposium on Industrial Electronics & Applications (ISIEA)\",\"volume\":\"56 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-07-10\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 IEEE Symposium on Industrial Electronics & Applications (ISIEA)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISIEA51897.2021.9510007\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE Symposium on Industrial Electronics & Applications (ISIEA)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISIEA51897.2021.9510007","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

基于静态随机存取存储器(SRAM)的高速缓存的增长对当前的物联网(IoT)应用具有巨大的影响。低功耗和高速SRAM单元非常重要,它们在任何物联网应用中的数据计算中起着重要作用。随着物联网应用成为日常生活的重要组成部分,其芯片级的计算和数据处理也在不断增加。SRAM单元具有更少的功耗、更好的性能、更高的稳定性是必然的。随着技术节点的不断减小,SRAM单元开发的核心挑战在于功耗、稳定性、速度和性能。提出了一种新型的低功耗鲁棒SRAM单元。所提出的LPR13T电池由13个晶体管组成,与其他传统电池相比,具有更低的功耗、更小的延迟和更高的性能,并采用45纳米CMOS技术实现。与6T、8T、10T和11T电池相比,该电池的平均动态功率分别降低了84.09%、84.06%、53.59%和25.93%。与6T、8T、10T和11T电池相比,平均写入功率分别降低了83.42%、83.48%、49.76%和20.21%,平均读取功率比传统的6T和8T电池降低了22%。6T、8T和11T细胞的写延迟分别提高了17.16%和19.33%,读延迟分别提高了49.28%、50.05%和50.04%。3个晶体管的独立读电路影响稳定性的提高。蒙特卡罗(MC)和过程分析仿真验证了该单元的效率和统计性能。最后,还对电池进行了PVT(过程,电压,温度)变化分析,以证明它在任何环境条件下都是稳定的,不受温度和电压变化的影响,没有任何退化。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Design and Statistical Analysis of Low Power Robust 13T Static Random Access Memory Cell for IoT Applications
The growth of Static Random Access Memory (SRAM) based cache memory is immensely sweeping for the current Internet-of-Things (IoT) applications. The low power and high speed SRAM cells are highly important and they play a significant role for the data computations in any IoT application. As IoT applications become the part and parcel of day-to-day life, its computations and data processing at the chip level are also increasing consistently. The SRAM cell with less power, better performance, improved stability is inevitable. As the technology node keeps on reducing, the core challenges of SRAM cell development rely on power, stability, speed and performance. This paper proposes a novel Low Power Robust (LPR13T) SRAM cell. The proposed LPR13T cell consists of 13-Transistors comparatively with less power, less delay and improved performance with other conventional cells and implemented in 45 nm CMOS technology. The average dynamic power of the proposed cell has been reduced by 84.09%, 84.06%, 53.59% and 25.93% against 6T, 8T, 10T and 11T cells respectively. An average of 83.42%, 83.48%, 49.76 and 20.21% write power has been minimized compared to 6T, 8T, 10T and 11T cells respectively and 22% average read power has been reduced against conventional 6T and 8T cells. The write delay of 17.16% and 19.33% is enhanced over 6T and 8T cells and read delay of 49.28%, 50.05%, 50.04% have been improved against 6T, 8T and 11T cells respectively. The separate read circuit with 3 transistors influences the stability improvement. The Monte-Carlo (MC) and process analysis simulations validate the efficiency and statistical performance of the proposed cell. Finally, the cell is also analyzed in terms of PVT (Process, Voltage, Temperature) variation to demonstrate that it is stable in any environment condition against temperature and voltage variation without any degradation.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信