{"title":"带近似压缩器的高阶乘法器设计","authors":"M. M. Dominic Savio, T. Deepa","doi":"10.1109/CONECCT50063.2020.9198611","DOIUrl":null,"url":null,"abstract":"In recent years imprecise multiplier has been widely studied for image processing applications; this imprecise multiplier is done through compressors. For imprecise multiplication when the multiplication width is large then higher compressor adders are used to reduce the reduction stage. The challenging task in higher compressor approximation via truth table, K-map is impossible. In this paper, the 8:2 compressor is designed and a novel comparison technique is developed for approximation. The proposed 8:2 compressor is used in 16x16 multiplier and compared with existing multiplier. The new novel compressor is efficient in area, power, and delay. Another performance characteristic of error distance (ED) and normalized error distance (NED) is compared between related works. The proposed multiplier used in image multiplication then the PSNR is compared.","PeriodicalId":261794,"journal":{"name":"2020 IEEE International Conference on Electronics, Computing and Communication Technologies (CONECCT)","volume":"24 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-07-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Design of Higher Order Multiplier with Approximate Compressor\",\"authors\":\"M. M. Dominic Savio, T. Deepa\",\"doi\":\"10.1109/CONECCT50063.2020.9198611\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In recent years imprecise multiplier has been widely studied for image processing applications; this imprecise multiplier is done through compressors. For imprecise multiplication when the multiplication width is large then higher compressor adders are used to reduce the reduction stage. The challenging task in higher compressor approximation via truth table, K-map is impossible. In this paper, the 8:2 compressor is designed and a novel comparison technique is developed for approximation. The proposed 8:2 compressor is used in 16x16 multiplier and compared with existing multiplier. The new novel compressor is efficient in area, power, and delay. Another performance characteristic of error distance (ED) and normalized error distance (NED) is compared between related works. The proposed multiplier used in image multiplication then the PSNR is compared.\",\"PeriodicalId\":261794,\"journal\":{\"name\":\"2020 IEEE International Conference on Electronics, Computing and Communication Technologies (CONECCT)\",\"volume\":\"24 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-07-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 IEEE International Conference on Electronics, Computing and Communication Technologies (CONECCT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CONECCT50063.2020.9198611\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE International Conference on Electronics, Computing and Communication Technologies (CONECCT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CONECCT50063.2020.9198611","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design of Higher Order Multiplier with Approximate Compressor
In recent years imprecise multiplier has been widely studied for image processing applications; this imprecise multiplier is done through compressors. For imprecise multiplication when the multiplication width is large then higher compressor adders are used to reduce the reduction stage. The challenging task in higher compressor approximation via truth table, K-map is impossible. In this paper, the 8:2 compressor is designed and a novel comparison technique is developed for approximation. The proposed 8:2 compressor is used in 16x16 multiplier and compared with existing multiplier. The new novel compressor is efficient in area, power, and delay. Another performance characteristic of error distance (ED) and normalized error distance (NED) is compared between related works. The proposed multiplier used in image multiplication then the PSNR is compared.