Guangxian Dong, Yalin Zheng, Shan He, Donghui Guo, Lin Li
{"title":"基于子图同构的子电路识别方法","authors":"Guangxian Dong, Yalin Zheng, Shan He, Donghui Guo, Lin Li","doi":"10.1109/asid52932.2021.9651490","DOIUrl":null,"url":null,"abstract":"With the development of integrated circuits, more and more transistors are integrated on one chip, and the more complex circuit structure on the chip increases the difficulty of the design. Therefore, it becomes important to automatically identify specific circuit modules from the netlist of a large-scale circuit. Subcircuit identification is essential in the applications for function verification, Layout versus Schematic (LVS) and logic synthesis in reverse engineering. In this paper, the topology feature expression of circuit structure is optimized for complex circuit detection in integrated circuits. Based on the fast subgraph isomorphism algorithm, the circuit identification with high accuracy and low computational complexity is realized. The efficiency of this method is verified by the experiments of subcircuit recognition in different scale circuits.","PeriodicalId":150884,"journal":{"name":"2021 IEEE 15th International Conference on Anti-counterfeiting, Security, and Identification (ASID)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2021-10-29","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Subcircuit Identification Method Based on Subgraph Isomorphism\",\"authors\":\"Guangxian Dong, Yalin Zheng, Shan He, Donghui Guo, Lin Li\",\"doi\":\"10.1109/asid52932.2021.9651490\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"With the development of integrated circuits, more and more transistors are integrated on one chip, and the more complex circuit structure on the chip increases the difficulty of the design. Therefore, it becomes important to automatically identify specific circuit modules from the netlist of a large-scale circuit. Subcircuit identification is essential in the applications for function verification, Layout versus Schematic (LVS) and logic synthesis in reverse engineering. In this paper, the topology feature expression of circuit structure is optimized for complex circuit detection in integrated circuits. Based on the fast subgraph isomorphism algorithm, the circuit identification with high accuracy and low computational complexity is realized. The efficiency of this method is verified by the experiments of subcircuit recognition in different scale circuits.\",\"PeriodicalId\":150884,\"journal\":{\"name\":\"2021 IEEE 15th International Conference on Anti-counterfeiting, Security, and Identification (ASID)\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-10-29\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 IEEE 15th International Conference on Anti-counterfeiting, Security, and Identification (ASID)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/asid52932.2021.9651490\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE 15th International Conference on Anti-counterfeiting, Security, and Identification (ASID)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/asid52932.2021.9651490","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Subcircuit Identification Method Based on Subgraph Isomorphism
With the development of integrated circuits, more and more transistors are integrated on one chip, and the more complex circuit structure on the chip increases the difficulty of the design. Therefore, it becomes important to automatically identify specific circuit modules from the netlist of a large-scale circuit. Subcircuit identification is essential in the applications for function verification, Layout versus Schematic (LVS) and logic synthesis in reverse engineering. In this paper, the topology feature expression of circuit structure is optimized for complex circuit detection in integrated circuits. Based on the fast subgraph isomorphism algorithm, the circuit identification with high accuracy and low computational complexity is realized. The efficiency of this method is verified by the experiments of subcircuit recognition in different scale circuits.