基于子图同构的子电路识别方法

Guangxian Dong, Yalin Zheng, Shan He, Donghui Guo, Lin Li
{"title":"基于子图同构的子电路识别方法","authors":"Guangxian Dong, Yalin Zheng, Shan He, Donghui Guo, Lin Li","doi":"10.1109/asid52932.2021.9651490","DOIUrl":null,"url":null,"abstract":"With the development of integrated circuits, more and more transistors are integrated on one chip, and the more complex circuit structure on the chip increases the difficulty of the design. Therefore, it becomes important to automatically identify specific circuit modules from the netlist of a large-scale circuit. Subcircuit identification is essential in the applications for function verification, Layout versus Schematic (LVS) and logic synthesis in reverse engineering. In this paper, the topology feature expression of circuit structure is optimized for complex circuit detection in integrated circuits. Based on the fast subgraph isomorphism algorithm, the circuit identification with high accuracy and low computational complexity is realized. The efficiency of this method is verified by the experiments of subcircuit recognition in different scale circuits.","PeriodicalId":150884,"journal":{"name":"2021 IEEE 15th International Conference on Anti-counterfeiting, Security, and Identification (ASID)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2021-10-29","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Subcircuit Identification Method Based on Subgraph Isomorphism\",\"authors\":\"Guangxian Dong, Yalin Zheng, Shan He, Donghui Guo, Lin Li\",\"doi\":\"10.1109/asid52932.2021.9651490\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"With the development of integrated circuits, more and more transistors are integrated on one chip, and the more complex circuit structure on the chip increases the difficulty of the design. Therefore, it becomes important to automatically identify specific circuit modules from the netlist of a large-scale circuit. Subcircuit identification is essential in the applications for function verification, Layout versus Schematic (LVS) and logic synthesis in reverse engineering. In this paper, the topology feature expression of circuit structure is optimized for complex circuit detection in integrated circuits. Based on the fast subgraph isomorphism algorithm, the circuit identification with high accuracy and low computational complexity is realized. The efficiency of this method is verified by the experiments of subcircuit recognition in different scale circuits.\",\"PeriodicalId\":150884,\"journal\":{\"name\":\"2021 IEEE 15th International Conference on Anti-counterfeiting, Security, and Identification (ASID)\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-10-29\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 IEEE 15th International Conference on Anti-counterfeiting, Security, and Identification (ASID)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/asid52932.2021.9651490\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE 15th International Conference on Anti-counterfeiting, Security, and Identification (ASID)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/asid52932.2021.9651490","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

随着集成电路的发展,一个芯片上集成的晶体管越来越多,芯片上更加复杂的电路结构增加了设计的难度。因此,从大规模电路的网络列表中自动识别特定的电路模块变得非常重要。子电路识别在功能验证、布局与原理图(LVS)和逆向工程中的逻辑综合应用中是必不可少的。本文针对集成电路中的复杂电路检测,对电路结构的拓扑特征表达进行了优化。基于快速子图同构算法,实现了高精度、低计算复杂度的电路识别。通过在不同规模电路中的子电路识别实验,验证了该方法的有效性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Subcircuit Identification Method Based on Subgraph Isomorphism
With the development of integrated circuits, more and more transistors are integrated on one chip, and the more complex circuit structure on the chip increases the difficulty of the design. Therefore, it becomes important to automatically identify specific circuit modules from the netlist of a large-scale circuit. Subcircuit identification is essential in the applications for function verification, Layout versus Schematic (LVS) and logic synthesis in reverse engineering. In this paper, the topology feature expression of circuit structure is optimized for complex circuit detection in integrated circuits. Based on the fast subgraph isomorphism algorithm, the circuit identification with high accuracy and low computational complexity is realized. The efficiency of this method is verified by the experiments of subcircuit recognition in different scale circuits.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信