Younbo Oh, Kyosun Kim, Eunchoul Lee, Myung-Gun Kim
{"title":"为片上系统架构自动生成图表","authors":"Younbo Oh, Kyosun Kim, Eunchoul Lee, Myung-Gun Kim","doi":"10.1109/SOCDC.2008.4815637","DOIUrl":null,"url":null,"abstract":"The automatic generation of diagrams for gate networks has been practically used in the HDL based design for decades. Unfortunately, these diagrams are losing their popularity since they have failed to satisfy the requirements that have been newly brought up in the system level. The related issues include (i) the irregularity of blocks, (ii) the large number of block pins, and (iii) the complicated interconnection which is domineered by the bus architectures. These buses are globally distributed and shared by most blocks. The conventional topological ordering which assumes the left-to-right signal flows is simply not working, any more. We propose a fish-bone style topological construct which is popular to hand-drawn diagrams, but imposes a new combinatorial problem on the CAD research and development. A heuristic algorithm has been developed and implemented to solve this problem and validated on industrial- strength system-level designs.","PeriodicalId":405078,"journal":{"name":"2008 International SoC Design Conference","volume":"15 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Automatic generation of diagrams for system-on-chip architectures\",\"authors\":\"Younbo Oh, Kyosun Kim, Eunchoul Lee, Myung-Gun Kim\",\"doi\":\"10.1109/SOCDC.2008.4815637\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The automatic generation of diagrams for gate networks has been practically used in the HDL based design for decades. Unfortunately, these diagrams are losing their popularity since they have failed to satisfy the requirements that have been newly brought up in the system level. The related issues include (i) the irregularity of blocks, (ii) the large number of block pins, and (iii) the complicated interconnection which is domineered by the bus architectures. These buses are globally distributed and shared by most blocks. The conventional topological ordering which assumes the left-to-right signal flows is simply not working, any more. We propose a fish-bone style topological construct which is popular to hand-drawn diagrams, but imposes a new combinatorial problem on the CAD research and development. A heuristic algorithm has been developed and implemented to solve this problem and validated on industrial- strength system-level designs.\",\"PeriodicalId\":405078,\"journal\":{\"name\":\"2008 International SoC Design Conference\",\"volume\":\"15 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 International SoC Design Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SOCDC.2008.4815637\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 International SoC Design Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SOCDC.2008.4815637","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Automatic generation of diagrams for system-on-chip architectures
The automatic generation of diagrams for gate networks has been practically used in the HDL based design for decades. Unfortunately, these diagrams are losing their popularity since they have failed to satisfy the requirements that have been newly brought up in the system level. The related issues include (i) the irregularity of blocks, (ii) the large number of block pins, and (iii) the complicated interconnection which is domineered by the bus architectures. These buses are globally distributed and shared by most blocks. The conventional topological ordering which assumes the left-to-right signal flows is simply not working, any more. We propose a fish-bone style topological construct which is popular to hand-drawn diagrams, but imposes a new combinatorial problem on the CAD research and development. A heuristic algorithm has been developed and implemented to solve this problem and validated on industrial- strength system-level designs.