Ming-Chao Lee, Shih-Chieh Chang, Chun-Sung Su, E. Tsai
{"title":"电源门控设计的性能和唤醒计划优化","authors":"Ming-Chao Lee, Shih-Chieh Chang, Chun-Sung Su, E. Tsai","doi":"10.1109/SOCDC.2008.4815568","DOIUrl":null,"url":null,"abstract":"Leakage power has become a major concern in mobile device and power gating is a very popular technique to reduce the leakage power. In this paper, we discuss two important optimization issues in power gating designs. One is the sizing problem of the sleep transistors which are the trade-off between the size and IR drop noise in the power gating designs. We also discuss the wake-up schedule optimization and propose efficient wake-up schedule for a power gating design. Our experimental results are very encouraging.","PeriodicalId":405078,"journal":{"name":"2008 International SoC Design Conference","volume":"2016 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"11","resultStr":"{\"title\":\"Performance and wake-up schedule optimization of power gating design\",\"authors\":\"Ming-Chao Lee, Shih-Chieh Chang, Chun-Sung Su, E. Tsai\",\"doi\":\"10.1109/SOCDC.2008.4815568\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Leakage power has become a major concern in mobile device and power gating is a very popular technique to reduce the leakage power. In this paper, we discuss two important optimization issues in power gating designs. One is the sizing problem of the sleep transistors which are the trade-off between the size and IR drop noise in the power gating designs. We also discuss the wake-up schedule optimization and propose efficient wake-up schedule for a power gating design. Our experimental results are very encouraging.\",\"PeriodicalId\":405078,\"journal\":{\"name\":\"2008 International SoC Design Conference\",\"volume\":\"2016 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"11\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 International SoC Design Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SOCDC.2008.4815568\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 International SoC Design Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SOCDC.2008.4815568","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Performance and wake-up schedule optimization of power gating design
Leakage power has become a major concern in mobile device and power gating is a very popular technique to reduce the leakage power. In this paper, we discuss two important optimization issues in power gating designs. One is the sizing problem of the sleep transistors which are the trade-off between the size and IR drop noise in the power gating designs. We also discuss the wake-up schedule optimization and propose efficient wake-up schedule for a power gating design. Our experimental results are very encouraging.