使用均衡技术减少了LPDDR4x的引脚命令和地址总线

Jun Liao, K. Ganguly, R. Meltser, Jennifer Duong, Stephen P Christianson, X. Cai
{"title":"使用均衡技术减少了LPDDR4x的引脚命令和地址总线","authors":"Jun Liao, K. Ganguly, R. Meltser, Jennifer Duong, Stephen P Christianson, X. Cai","doi":"10.1109/EPEPS.2017.8329758","DOIUrl":null,"url":null,"abstract":"As the number of memory channels keeps increasing for Mobile system, IO pin count is becoming a limiting factor for silicon/package cost scaling and compact platform enabling. The pin count tension is mainly because each channel requires a unique set Command/Address (C/A) pins at DRAM side. In this paper, we discuss the approaches to reduce number of C/A pins for SOC. T topology on motherboard is implemented to group different DRAMs. C/A transmitter equalization is implemented for the first time to enable the double loaded configuration. This solution saves 24 C/A pins on SOC silicon and package while still maintaining the same operation frequency.","PeriodicalId":397179,"journal":{"name":"2017 IEEE 26th Conference on Electrical Performance of Electronic Packaging and Systems (EPEPS)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Reduced pin command and address bus for LPDDR4x using equalization technique\",\"authors\":\"Jun Liao, K. Ganguly, R. Meltser, Jennifer Duong, Stephen P Christianson, X. Cai\",\"doi\":\"10.1109/EPEPS.2017.8329758\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"As the number of memory channels keeps increasing for Mobile system, IO pin count is becoming a limiting factor for silicon/package cost scaling and compact platform enabling. The pin count tension is mainly because each channel requires a unique set Command/Address (C/A) pins at DRAM side. In this paper, we discuss the approaches to reduce number of C/A pins for SOC. T topology on motherboard is implemented to group different DRAMs. C/A transmitter equalization is implemented for the first time to enable the double loaded configuration. This solution saves 24 C/A pins on SOC silicon and package while still maintaining the same operation frequency.\",\"PeriodicalId\":397179,\"journal\":{\"name\":\"2017 IEEE 26th Conference on Electrical Performance of Electronic Packaging and Systems (EPEPS)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2017-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2017 IEEE 26th Conference on Electrical Performance of Electronic Packaging and Systems (EPEPS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EPEPS.2017.8329758\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 IEEE 26th Conference on Electrical Performance of Electronic Packaging and Systems (EPEPS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EPEPS.2017.8329758","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

随着移动系统内存通道数量的不断增加,IO引脚数正在成为硅/封装成本扩展和紧凑平台支持的限制因素。引脚数紧张主要是因为每个通道在DRAM端需要一个唯一的命令/地址(C/ a)引脚。在本文中,我们讨论了减少SOC的C/A引脚数量的方法。在主板上实现T拓扑,对不同的dram进行分组。首次实现C/A变送器均衡,使双负载配置成为可能。该解决方案在SOC芯片和封装上节省了24个C/A引脚,同时仍保持相同的工作频率。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Reduced pin command and address bus for LPDDR4x using equalization technique
As the number of memory channels keeps increasing for Mobile system, IO pin count is becoming a limiting factor for silicon/package cost scaling and compact platform enabling. The pin count tension is mainly because each channel requires a unique set Command/Address (C/A) pins at DRAM side. In this paper, we discuss the approaches to reduce number of C/A pins for SOC. T topology on motherboard is implemented to group different DRAMs. C/A transmitter equalization is implemented for the first time to enable the double loaded configuration. This solution saves 24 C/A pins on SOC silicon and package while still maintaining the same operation frequency.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信