Jun Liao, K. Ganguly, R. Meltser, Jennifer Duong, Stephen P Christianson, X. Cai
{"title":"使用均衡技术减少了LPDDR4x的引脚命令和地址总线","authors":"Jun Liao, K. Ganguly, R. Meltser, Jennifer Duong, Stephen P Christianson, X. Cai","doi":"10.1109/EPEPS.2017.8329758","DOIUrl":null,"url":null,"abstract":"As the number of memory channels keeps increasing for Mobile system, IO pin count is becoming a limiting factor for silicon/package cost scaling and compact platform enabling. The pin count tension is mainly because each channel requires a unique set Command/Address (C/A) pins at DRAM side. In this paper, we discuss the approaches to reduce number of C/A pins for SOC. T topology on motherboard is implemented to group different DRAMs. C/A transmitter equalization is implemented for the first time to enable the double loaded configuration. This solution saves 24 C/A pins on SOC silicon and package while still maintaining the same operation frequency.","PeriodicalId":397179,"journal":{"name":"2017 IEEE 26th Conference on Electrical Performance of Electronic Packaging and Systems (EPEPS)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Reduced pin command and address bus for LPDDR4x using equalization technique\",\"authors\":\"Jun Liao, K. Ganguly, R. Meltser, Jennifer Duong, Stephen P Christianson, X. Cai\",\"doi\":\"10.1109/EPEPS.2017.8329758\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"As the number of memory channels keeps increasing for Mobile system, IO pin count is becoming a limiting factor for silicon/package cost scaling and compact platform enabling. The pin count tension is mainly because each channel requires a unique set Command/Address (C/A) pins at DRAM side. In this paper, we discuss the approaches to reduce number of C/A pins for SOC. T topology on motherboard is implemented to group different DRAMs. C/A transmitter equalization is implemented for the first time to enable the double loaded configuration. This solution saves 24 C/A pins on SOC silicon and package while still maintaining the same operation frequency.\",\"PeriodicalId\":397179,\"journal\":{\"name\":\"2017 IEEE 26th Conference on Electrical Performance of Electronic Packaging and Systems (EPEPS)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2017-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2017 IEEE 26th Conference on Electrical Performance of Electronic Packaging and Systems (EPEPS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EPEPS.2017.8329758\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 IEEE 26th Conference on Electrical Performance of Electronic Packaging and Systems (EPEPS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EPEPS.2017.8329758","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Reduced pin command and address bus for LPDDR4x using equalization technique
As the number of memory channels keeps increasing for Mobile system, IO pin count is becoming a limiting factor for silicon/package cost scaling and compact platform enabling. The pin count tension is mainly because each channel requires a unique set Command/Address (C/A) pins at DRAM side. In this paper, we discuss the approaches to reduce number of C/A pins for SOC. T topology on motherboard is implemented to group different DRAMs. C/A transmitter equalization is implemented for the first time to enable the double loaded configuration. This solution saves 24 C/A pins on SOC silicon and package while still maintaining the same operation frequency.