C. Llorente, S. Martinie, S. Cristoloveanu, J. Colinge, C. Le Royer, J. Wan, G. Ghibaudo, M. Vinet
{"title":"创新隧道场效应管架构","authors":"C. Llorente, S. Martinie, S. Cristoloveanu, J. Colinge, C. Le Royer, J. Wan, G. Ghibaudo, M. Vinet","doi":"10.1109/ULIS.2018.8354725","DOIUrl":null,"url":null,"abstract":"We propose three innovative SOI Tunnel FET architectures. They are evaluated and compared with a standard TFET structure using Sentaurus TCAD. The extension of the source (anode) at the bottom of the body generates vertical band-to-band tunneling with a very steep slope and higher ION than lateral tunneling, but only for gate lengths longer than 100 nm. Using a heavily doped boron thin layer at the bottom increases ION even for aggressive gate lengths. Implementation of a tip in the source provides performance similar to the reference TFET. TCAD simulation using SiGe instead of Si shows current drive increase when using the thin boron layer for very thin channels, even for shorter gate lengths.","PeriodicalId":383788,"journal":{"name":"2018 Joint International EUROSOI Workshop and International Conference on Ultimate Integration on Silicon (EUROSOI-ULIS)","volume":"20 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-03-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Innovative tunnel FET architectures\",\"authors\":\"C. Llorente, S. Martinie, S. Cristoloveanu, J. Colinge, C. Le Royer, J. Wan, G. Ghibaudo, M. Vinet\",\"doi\":\"10.1109/ULIS.2018.8354725\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We propose three innovative SOI Tunnel FET architectures. They are evaluated and compared with a standard TFET structure using Sentaurus TCAD. The extension of the source (anode) at the bottom of the body generates vertical band-to-band tunneling with a very steep slope and higher ION than lateral tunneling, but only for gate lengths longer than 100 nm. Using a heavily doped boron thin layer at the bottom increases ION even for aggressive gate lengths. Implementation of a tip in the source provides performance similar to the reference TFET. TCAD simulation using SiGe instead of Si shows current drive increase when using the thin boron layer for very thin channels, even for shorter gate lengths.\",\"PeriodicalId\":383788,\"journal\":{\"name\":\"2018 Joint International EUROSOI Workshop and International Conference on Ultimate Integration on Silicon (EUROSOI-ULIS)\",\"volume\":\"20 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-03-19\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 Joint International EUROSOI Workshop and International Conference on Ultimate Integration on Silicon (EUROSOI-ULIS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ULIS.2018.8354725\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 Joint International EUROSOI Workshop and International Conference on Ultimate Integration on Silicon (EUROSOI-ULIS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ULIS.2018.8354725","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
We propose three innovative SOI Tunnel FET architectures. They are evaluated and compared with a standard TFET structure using Sentaurus TCAD. The extension of the source (anode) at the bottom of the body generates vertical band-to-band tunneling with a very steep slope and higher ION than lateral tunneling, but only for gate lengths longer than 100 nm. Using a heavily doped boron thin layer at the bottom increases ION even for aggressive gate lengths. Implementation of a tip in the source provides performance similar to the reference TFET. TCAD simulation using SiGe instead of Si shows current drive increase when using the thin boron layer for very thin channels, even for shorter gate lengths.