Yongfu Li, I. Tseng, Zhao Chuan Lee, V. Perez, Vikas Tripathi, Y. Ong
{"title":"基于部分模式匹配的标准单元光刻弱点识别","authors":"Yongfu Li, I. Tseng, Zhao Chuan Lee, V. Perez, Vikas Tripathi, Y. Ong","doi":"10.1109/ISVLSI.2018.00082","DOIUrl":null,"url":null,"abstract":"At advanced process nodes, lithography weak-points can act as major factors of yield losses in manufactured integrated circuits, especially under aggressive design rules. Thus, it is desirable to consider potential lithography weak-point issues during the phase of designing standard cells in order to improve manufacturability of integrated circuits. In this paper, we propose a partial pattern matching methodology, which is based on the use of a combinatorial K-partitioning technique, to identify all of potential lithography weak-points for standard cells in a given standard cell library. In addition, the proposed methodology adopts a pruning technique to minimize false violations, and uses a prioritization technique to prioritize tasks of modifying and/or redesigning standard cells. Compared with a conventional placement-and-routing based methodology, our experimental results show that the proposed methodology can accurately detect more potential lithography weak-points.","PeriodicalId":114330,"journal":{"name":"2018 IEEE Computer Society Annual Symposium on VLSI (ISVLSI)","volume":"2 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-07-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Identifying Lithography Weak-Points of Standard Cells with Partial Pattern Matching\",\"authors\":\"Yongfu Li, I. Tseng, Zhao Chuan Lee, V. Perez, Vikas Tripathi, Y. Ong\",\"doi\":\"10.1109/ISVLSI.2018.00082\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"At advanced process nodes, lithography weak-points can act as major factors of yield losses in manufactured integrated circuits, especially under aggressive design rules. Thus, it is desirable to consider potential lithography weak-point issues during the phase of designing standard cells in order to improve manufacturability of integrated circuits. In this paper, we propose a partial pattern matching methodology, which is based on the use of a combinatorial K-partitioning technique, to identify all of potential lithography weak-points for standard cells in a given standard cell library. In addition, the proposed methodology adopts a pruning technique to minimize false violations, and uses a prioritization technique to prioritize tasks of modifying and/or redesigning standard cells. Compared with a conventional placement-and-routing based methodology, our experimental results show that the proposed methodology can accurately detect more potential lithography weak-points.\",\"PeriodicalId\":114330,\"journal\":{\"name\":\"2018 IEEE Computer Society Annual Symposium on VLSI (ISVLSI)\",\"volume\":\"2 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-07-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 IEEE Computer Society Annual Symposium on VLSI (ISVLSI)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISVLSI.2018.00082\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE Computer Society Annual Symposium on VLSI (ISVLSI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISVLSI.2018.00082","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Identifying Lithography Weak-Points of Standard Cells with Partial Pattern Matching
At advanced process nodes, lithography weak-points can act as major factors of yield losses in manufactured integrated circuits, especially under aggressive design rules. Thus, it is desirable to consider potential lithography weak-point issues during the phase of designing standard cells in order to improve manufacturability of integrated circuits. In this paper, we propose a partial pattern matching methodology, which is based on the use of a combinatorial K-partitioning technique, to identify all of potential lithography weak-points for standard cells in a given standard cell library. In addition, the proposed methodology adopts a pruning technique to minimize false violations, and uses a prioritization technique to prioritize tasks of modifying and/or redesigning standard cells. Compared with a conventional placement-and-routing based methodology, our experimental results show that the proposed methodology can accurately detect more potential lithography weak-points.