{"title":"用于泛在网络的高性能CMOS锁相环,800MHz ISM波段","authors":"I. Hwang, B. M. Lee, Jong Hwa Lee","doi":"10.1109/SIBEDM.2007.4292947","DOIUrl":null,"url":null,"abstract":"In this paper proposed the high performance PLL for ubiquitous network 800 MHz ISM band. We design the PFD(Phase Frequency Detector) by using TSPC (True Single Phase Clock) circuit to improve the performance and solve the dead-zone problem. CP (Charge Pump) and LP (Loop filter) is consisted of Negative feedback and current reuse circuit in order to solve current mismatch and switch mismatch problem. The VCO(Voltage controlled Oscillator) with S-stage differential ring oscillator is used to obtain exact output frequency. The divider is consisted of D-type flip flops asynchronous divider. The frequency divider has a constant division ratio 32. The frequency range of VCO has from 500 MHz to 1.1 GHz and has 1.8 GHz/v of voltage gain. The proposed PLL is based on 0.18 mum CMOS technology with 1.8 V supply voltage. PLL input frequency is 25 MHz and VCO output frequency is 800 MHz. The proposed PLL lock time is 6.5 us. It is evaluated by using cadence spectra RF tools.","PeriodicalId":106151,"journal":{"name":"2007 8th Siberian Russian Workshop and Tutorial on Electron Devices and Materials","volume":"3 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-08-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"High Performance CMOS Phase Locked Loop For Ubiquitous Network 800MHz ISM Band\",\"authors\":\"I. Hwang, B. M. Lee, Jong Hwa Lee\",\"doi\":\"10.1109/SIBEDM.2007.4292947\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper proposed the high performance PLL for ubiquitous network 800 MHz ISM band. We design the PFD(Phase Frequency Detector) by using TSPC (True Single Phase Clock) circuit to improve the performance and solve the dead-zone problem. CP (Charge Pump) and LP (Loop filter) is consisted of Negative feedback and current reuse circuit in order to solve current mismatch and switch mismatch problem. The VCO(Voltage controlled Oscillator) with S-stage differential ring oscillator is used to obtain exact output frequency. The divider is consisted of D-type flip flops asynchronous divider. The frequency divider has a constant division ratio 32. The frequency range of VCO has from 500 MHz to 1.1 GHz and has 1.8 GHz/v of voltage gain. The proposed PLL is based on 0.18 mum CMOS technology with 1.8 V supply voltage. PLL input frequency is 25 MHz and VCO output frequency is 800 MHz. The proposed PLL lock time is 6.5 us. It is evaluated by using cadence spectra RF tools.\",\"PeriodicalId\":106151,\"journal\":{\"name\":\"2007 8th Siberian Russian Workshop and Tutorial on Electron Devices and Materials\",\"volume\":\"3 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2007-08-20\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2007 8th Siberian Russian Workshop and Tutorial on Electron Devices and Materials\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SIBEDM.2007.4292947\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 8th Siberian Russian Workshop and Tutorial on Electron Devices and Materials","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SIBEDM.2007.4292947","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
摘要
本文提出了一种适用于泛在网络800 MHz ISM频段的高性能锁相环。我们采用真单相时钟(TSPC)电路设计了PFD(Phase Frequency Detector),以提高性能并解决死区问题。CP(电荷泵)和LP(环路滤波器)由负反馈和电流复用电路组成,以解决电流失配和开关失配问题。采用带s级差动环振荡器的压控振荡器(VCO)获得精确的输出频率。分频器由d型触发器异步分频器组成。分频器具有恒定的分频比32。VCO的频率范围为500mhz ~ 1.1 GHz,电压增益为1.8 GHz/v。该锁相环基于0.18 μ m CMOS技术,电源电压为1.8 V。锁相环输入频率为25mhz,压控振荡器输出频率为800mhz。建议锁相环锁相时间为6.5 us。利用节奏谱射频工具对其进行了评价。
High Performance CMOS Phase Locked Loop For Ubiquitous Network 800MHz ISM Band
In this paper proposed the high performance PLL for ubiquitous network 800 MHz ISM band. We design the PFD(Phase Frequency Detector) by using TSPC (True Single Phase Clock) circuit to improve the performance and solve the dead-zone problem. CP (Charge Pump) and LP (Loop filter) is consisted of Negative feedback and current reuse circuit in order to solve current mismatch and switch mismatch problem. The VCO(Voltage controlled Oscillator) with S-stage differential ring oscillator is used to obtain exact output frequency. The divider is consisted of D-type flip flops asynchronous divider. The frequency divider has a constant division ratio 32. The frequency range of VCO has from 500 MHz to 1.1 GHz and has 1.8 GHz/v of voltage gain. The proposed PLL is based on 0.18 mum CMOS technology with 1.8 V supply voltage. PLL input frequency is 25 MHz and VCO output frequency is 800 MHz. The proposed PLL lock time is 6.5 us. It is evaluated by using cadence spectra RF tools.