{"title":"提高微处理器逻辑测试质量","authors":"S. Chakravarty","doi":"10.1109/ATS.2005.69","DOIUrl":null,"url":null,"abstract":"Intel's aggressive process technology, used in manufacturing high-end microprocessors, is adding to the already difficult task of meeting very low DPM targets at an acceptable cost. This talk focuses on the challenges in improving productivity and meeting DPM goals for the logic part of our design, as opposed to the cache and I/O sections. We examine the entire HVM test flow and discuss on-going work to improve logic test quality and also highlight research problems that needs solution to achieve our goal","PeriodicalId":373563,"journal":{"name":"14th Asian Test Symposium (ATS'05)","volume":"116 6","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-12-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Improving Logic Test Quality of Microprocessors\",\"authors\":\"S. Chakravarty\",\"doi\":\"10.1109/ATS.2005.69\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Intel's aggressive process technology, used in manufacturing high-end microprocessors, is adding to the already difficult task of meeting very low DPM targets at an acceptable cost. This talk focuses on the challenges in improving productivity and meeting DPM goals for the logic part of our design, as opposed to the cache and I/O sections. We examine the entire HVM test flow and discuss on-going work to improve logic test quality and also highlight research problems that needs solution to achieve our goal\",\"PeriodicalId\":373563,\"journal\":{\"name\":\"14th Asian Test Symposium (ATS'05)\",\"volume\":\"116 6\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2005-12-18\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"14th Asian Test Symposium (ATS'05)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ATS.2005.69\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"14th Asian Test Symposium (ATS'05)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ATS.2005.69","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Intel's aggressive process technology, used in manufacturing high-end microprocessors, is adding to the already difficult task of meeting very low DPM targets at an acceptable cost. This talk focuses on the challenges in improving productivity and meeting DPM goals for the logic part of our design, as opposed to the cache and I/O sections. We examine the entire HVM test flow and discuss on-going work to improve logic test quality and also highlight research problems that needs solution to achieve our goal