数字相位校正宏时钟树补偿与70ps抖动

D. Woeste, M. Dina, T. Nguyen, J. Strom
{"title":"数字相位校正宏时钟树补偿与70ps抖动","authors":"D. Woeste, M. Dina, T. Nguyen, J. Strom","doi":"10.1109/ISSCC.1996.488542","DOIUrl":null,"url":null,"abstract":"This paper describes a digital phase aligner (DPA) that can be used to decrease the chip-to-chip clock skew caused by process and temperature variations of the on-chip clock trees in a multiple-chip synchronous system with multiple clock domains. This method adjusts the delay of a variable-delay line to align an output of the clock tree to the clock input of a chip. Delay is added to make the clock tree latency an integral number of cycles. The goal was to design a delay-locked loop over a 8-25 ns cycle time with low jitter, allow multiple uses per ASIC, have the ability to start and stop the external clock without a long period of initialization and be fully testable by level-sensitive scan design (LSSD).","PeriodicalId":162539,"journal":{"name":"1996 IEEE International Solid-State Circuits Conference. Digest of TEchnical Papers, ISSCC","volume":"55 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1996-02-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Digital-phase aligner macro for clock tree compensation with 70 ps jitter\",\"authors\":\"D. Woeste, M. Dina, T. Nguyen, J. Strom\",\"doi\":\"10.1109/ISSCC.1996.488542\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper describes a digital phase aligner (DPA) that can be used to decrease the chip-to-chip clock skew caused by process and temperature variations of the on-chip clock trees in a multiple-chip synchronous system with multiple clock domains. This method adjusts the delay of a variable-delay line to align an output of the clock tree to the clock input of a chip. Delay is added to make the clock tree latency an integral number of cycles. The goal was to design a delay-locked loop over a 8-25 ns cycle time with low jitter, allow multiple uses per ASIC, have the ability to start and stop the external clock without a long period of initialization and be fully testable by level-sensitive scan design (LSSD).\",\"PeriodicalId\":162539,\"journal\":{\"name\":\"1996 IEEE International Solid-State Circuits Conference. Digest of TEchnical Papers, ISSCC\",\"volume\":\"55 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1996-02-08\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"1996 IEEE International Solid-State Circuits Conference. Digest of TEchnical Papers, ISSCC\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISSCC.1996.488542\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"1996 IEEE International Solid-State Circuits Conference. Digest of TEchnical Papers, ISSCC","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSCC.1996.488542","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

本文介绍了一种数字相位对准器(DPA),它可用于降低具有多个时钟域的多芯片同步系统中由片上时钟树的工艺和温度变化引起的片间时钟偏差。这种方法调整可变延迟线的延迟,使时钟树的输出与芯片的时钟输入对齐。添加延迟使时钟树延迟为整数个周期。目标是设计一个延迟锁定环路,周期时间为8-25 ns,具有低抖动,允许每个ASIC多次使用,能够启动和停止外部时钟,而无需长时间的初始化,并且可以通过电平敏感扫描设计(LSSD)完全测试。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Digital-phase aligner macro for clock tree compensation with 70 ps jitter
This paper describes a digital phase aligner (DPA) that can be used to decrease the chip-to-chip clock skew caused by process and temperature variations of the on-chip clock trees in a multiple-chip synchronous system with multiple clock domains. This method adjusts the delay of a variable-delay line to align an output of the clock tree to the clock input of a chip. Delay is added to make the clock tree latency an integral number of cycles. The goal was to design a delay-locked loop over a 8-25 ns cycle time with low jitter, allow multiple uses per ASIC, have the ability to start and stop the external clock without a long period of initialization and be fully testable by level-sensitive scan design (LSSD).
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信