3D集成电路测试时间和峰值功率协同优化的有效测试调度

Subhajit Chatterjee, S. Roy, C. Giri, H. Rahaman
{"title":"3D集成电路测试时间和峰值功率协同优化的有效测试调度","authors":"Subhajit Chatterjee, S. Roy, C. Giri, H. Rahaman","doi":"10.1109/ISDCS49393.2020.9263015","DOIUrl":null,"url":null,"abstract":"Three-dimensional integrated circuit (3D IC) is an emerging field with huge prospects. It provides significant benefits over conventional 2D IC. However, testing of 3D ICs is quite challenging compared to conventional 2D ICs due to constrained access to the cores and high power density. This work presents a test scheduling algorithm for 3D ICs to minimize test time. The peak power of the generated schedule is also considered and optimized to balance with test time using a weighted cost function. TSV limit is also considered to check test resource cost. The proposed algorithm applied on different ITC’02 benchmark circuits shows promising results.","PeriodicalId":177307,"journal":{"name":"2020 International Symposium on Devices, Circuits and Systems (ISDCS)","volume":"31 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-03-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"An Efficient Test Scheduling to Co-optimize Test Time and Peak Power for 3D ICs\",\"authors\":\"Subhajit Chatterjee, S. Roy, C. Giri, H. Rahaman\",\"doi\":\"10.1109/ISDCS49393.2020.9263015\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Three-dimensional integrated circuit (3D IC) is an emerging field with huge prospects. It provides significant benefits over conventional 2D IC. However, testing of 3D ICs is quite challenging compared to conventional 2D ICs due to constrained access to the cores and high power density. This work presents a test scheduling algorithm for 3D ICs to minimize test time. The peak power of the generated schedule is also considered and optimized to balance with test time using a weighted cost function. TSV limit is also considered to check test resource cost. The proposed algorithm applied on different ITC’02 benchmark circuits shows promising results.\",\"PeriodicalId\":177307,\"journal\":{\"name\":\"2020 International Symposium on Devices, Circuits and Systems (ISDCS)\",\"volume\":\"31 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-03-04\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 International Symposium on Devices, Circuits and Systems (ISDCS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISDCS49393.2020.9263015\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 International Symposium on Devices, Circuits and Systems (ISDCS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISDCS49393.2020.9263015","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

三维集成电路(3D IC)是一个具有巨大前景的新兴领域。与传统的2D IC相比,它具有显著的优势。然而,与传统的2D IC相比,由于对核心的访问限制和高功率密度,3D IC的测试相当具有挑战性。本文提出了一种3D集成电路测试调度算法,以减少测试时间。利用加权代价函数,考虑并优化了生成调度的峰值功率与测试时间的平衡。还考虑了TSV限制,以检查测试资源成本。该算法在不同的ITC’02基准电路上的应用取得了良好的效果。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
An Efficient Test Scheduling to Co-optimize Test Time and Peak Power for 3D ICs
Three-dimensional integrated circuit (3D IC) is an emerging field with huge prospects. It provides significant benefits over conventional 2D IC. However, testing of 3D ICs is quite challenging compared to conventional 2D ICs due to constrained access to the cores and high power density. This work presents a test scheduling algorithm for 3D ICs to minimize test time. The peak power of the generated schedule is also considered and optimized to balance with test time using a weighted cost function. TSV limit is also considered to check test resource cost. The proposed algorithm applied on different ITC’02 benchmark circuits shows promising results.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信