QCA系统设计采用块与垂直堆叠的有源元素

N. Kumari, K. Gurumurthy
{"title":"QCA系统设计采用块与垂直堆叠的有源元素","authors":"N. Kumari, K. Gurumurthy","doi":"10.1109/ICDCSYST.2014.6926132","DOIUrl":null,"url":null,"abstract":"Quantum Dot Cellular Automata is one among the various technologies proposed by the International Technology Roadmap for Semiconductors (ITRS) as a viable alternative to CMOS. Circuits designed in QCA are potentially better with respect to speed, power and area when compared to their counter parts in CMOS. But as the circuit complexity increases, there is a linear growth in the horizontal area leading to lengthier interconnects with increased delay. To circumvent this problem we propose a new design paradigm using vertically stacked QCA cells. As the active elements are placed right one above the other in this new approach, the number of cells used for the interconnection will be drastically reduced. Thus would result in very compact designs. This technique provides greater flexibility in routing due to the availability of both vertical and horizontal planes. Each majority gate which forms the basic element of a QCA circuit/Block is implemented in a different layer; hence it explores a new concept of reusability in QCA along with the reduction of time for determination of errors. In this paper we establish this idea with the design of adders, subtractors, ripple adders, ripple adder cum subtractors using vertically stacked QCA circuits. These circuits are implemented using the least number of cells and minimum clocking zones. Results obtained by simulation show a maximum reduction in the number of cells used for the overall design by 77% and the cells used for the interconnection by 90% in comparison to their primitive counterparts respectively.","PeriodicalId":252016,"journal":{"name":"2014 2nd International Conference on Devices, Circuits and Systems (ICDCS)","volume":"18 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-03-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"QCA system design using blocks with vertically stacked active elements\",\"authors\":\"N. Kumari, K. Gurumurthy\",\"doi\":\"10.1109/ICDCSYST.2014.6926132\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Quantum Dot Cellular Automata is one among the various technologies proposed by the International Technology Roadmap for Semiconductors (ITRS) as a viable alternative to CMOS. Circuits designed in QCA are potentially better with respect to speed, power and area when compared to their counter parts in CMOS. But as the circuit complexity increases, there is a linear growth in the horizontal area leading to lengthier interconnects with increased delay. To circumvent this problem we propose a new design paradigm using vertically stacked QCA cells. As the active elements are placed right one above the other in this new approach, the number of cells used for the interconnection will be drastically reduced. Thus would result in very compact designs. This technique provides greater flexibility in routing due to the availability of both vertical and horizontal planes. Each majority gate which forms the basic element of a QCA circuit/Block is implemented in a different layer; hence it explores a new concept of reusability in QCA along with the reduction of time for determination of errors. In this paper we establish this idea with the design of adders, subtractors, ripple adders, ripple adder cum subtractors using vertically stacked QCA circuits. These circuits are implemented using the least number of cells and minimum clocking zones. Results obtained by simulation show a maximum reduction in the number of cells used for the overall design by 77% and the cells used for the interconnection by 90% in comparison to their primitive counterparts respectively.\",\"PeriodicalId\":252016,\"journal\":{\"name\":\"2014 2nd International Conference on Devices, Circuits and Systems (ICDCS)\",\"volume\":\"18 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-03-06\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 2nd International Conference on Devices, Circuits and Systems (ICDCS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICDCSYST.2014.6926132\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 2nd International Conference on Devices, Circuits and Systems (ICDCS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICDCSYST.2014.6926132","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

量子点元胞自动机是国际半导体技术路线图(ITRS)提出的各种技术之一,作为CMOS的可行替代方案。与CMOS中的对应部件相比,用QCA设计的电路在速度、功率和面积方面可能更好。但随着电路复杂度的增加,水平面积呈线性增长,导致互连变长,延迟增加。为了避免这个问题,我们提出了一个新的设计范例,使用垂直堆叠的QCA单元。在这种新方法中,由于有源元件被放置在另一个的正上方,用于互连的单元数量将大大减少。这将导致非常紧凑的设计。由于垂直和水平平面的可用性,这种技术在路由方面提供了更大的灵活性。构成QCA电路/模块基本元素的每个多数门在不同的层中实现;因此,它探索了QCA中可重用性的新概念,同时减少了确定错误的时间。本文通过设计加法器、减法器、纹波加法器、纹波加法器、纹波加法器和减法器来建立这一思想。这些电路使用最少数量的单元和最小的时钟区来实现。仿真结果表明,与原始设计相比,用于整体设计的单元数最大减少了77%,用于互连的单元数最大减少了90%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
QCA system design using blocks with vertically stacked active elements
Quantum Dot Cellular Automata is one among the various technologies proposed by the International Technology Roadmap for Semiconductors (ITRS) as a viable alternative to CMOS. Circuits designed in QCA are potentially better with respect to speed, power and area when compared to their counter parts in CMOS. But as the circuit complexity increases, there is a linear growth in the horizontal area leading to lengthier interconnects with increased delay. To circumvent this problem we propose a new design paradigm using vertically stacked QCA cells. As the active elements are placed right one above the other in this new approach, the number of cells used for the interconnection will be drastically reduced. Thus would result in very compact designs. This technique provides greater flexibility in routing due to the availability of both vertical and horizontal planes. Each majority gate which forms the basic element of a QCA circuit/Block is implemented in a different layer; hence it explores a new concept of reusability in QCA along with the reduction of time for determination of errors. In this paper we establish this idea with the design of adders, subtractors, ripple adders, ripple adder cum subtractors using vertically stacked QCA circuits. These circuits are implemented using the least number of cells and minimum clocking zones. Results obtained by simulation show a maximum reduction in the number of cells used for the overall design by 77% and the cells used for the interconnection by 90% in comparison to their primitive counterparts respectively.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信