可变长度参考帧解码器的实时高清晰度结构

D. Silveira, M. Porto, L. Agostini
{"title":"可变长度参考帧解码器的实时高清晰度结构","authors":"D. Silveira, M. Porto, L. Agostini","doi":"10.1109/LASCAS.2013.6519062","DOIUrl":null,"url":null,"abstract":"Video coding systems, especially for high definition videos, require a large external memory bandwidth to encode a single video frame. Many modules of the current video encoders must access the external memory to read or write a huge amount of data. This process requires a large memory bandwidth, and also implies in large power consumption, since memory accesses are one of the main power demanding element in current digital systems. In this sense, this paper presents a real time high definition hardware architecture for the variable length reference frame decoder. This is the decoder used by the Reference Frame Context Adaptive Variable-Length Coder (RFCAVLC). The RFCAVLD (Decoder) was described in VHDL and synthesized to an Altera Stratix 4 FPGA. The proposed design is able to reach real-time encoding for WQSXGA (3200 × 2048 pixels) videos at 34 fps. The synthesis results achieved by the designed architecture indicate that this solution can be easily coupled to a complete video encoder system, with negligible hardware overhead and without compromising throughput.","PeriodicalId":190693,"journal":{"name":"2013 IEEE 4th Latin American Symposium on Circuits and Systems (LASCAS)","volume":"8 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-05-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A real time high definition architecture for the Variable-Length Reference Frame Decoder\",\"authors\":\"D. Silveira, M. Porto, L. Agostini\",\"doi\":\"10.1109/LASCAS.2013.6519062\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Video coding systems, especially for high definition videos, require a large external memory bandwidth to encode a single video frame. Many modules of the current video encoders must access the external memory to read or write a huge amount of data. This process requires a large memory bandwidth, and also implies in large power consumption, since memory accesses are one of the main power demanding element in current digital systems. In this sense, this paper presents a real time high definition hardware architecture for the variable length reference frame decoder. This is the decoder used by the Reference Frame Context Adaptive Variable-Length Coder (RFCAVLC). The RFCAVLD (Decoder) was described in VHDL and synthesized to an Altera Stratix 4 FPGA. The proposed design is able to reach real-time encoding for WQSXGA (3200 × 2048 pixels) videos at 34 fps. The synthesis results achieved by the designed architecture indicate that this solution can be easily coupled to a complete video encoder system, with negligible hardware overhead and without compromising throughput.\",\"PeriodicalId\":190693,\"journal\":{\"name\":\"2013 IEEE 4th Latin American Symposium on Circuits and Systems (LASCAS)\",\"volume\":\"8 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-05-23\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 IEEE 4th Latin American Symposium on Circuits and Systems (LASCAS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/LASCAS.2013.6519062\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE 4th Latin American Symposium on Circuits and Systems (LASCAS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/LASCAS.2013.6519062","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

视频编码系统,特别是高清晰度视频,需要很大的外部存储带宽来编码单个视频帧。当前视频编码器的许多模块都必须访问外部存储器来读写大量的数据。这个过程需要很大的内存带宽,也意味着很大的功耗,因为内存访问是当前数字系统中主要的功耗需求元素之一。为此,本文提出了一种实时高清变长参考帧解码器的硬件体系结构。这是参考帧上下文自适应变长编码器(RFCAVLC)使用的解码器。RFCAVLD(译码器)用VHDL描述,并合成到Altera Stratix 4 FPGA上。所提出的设计能够以34 fps的速度实现WQSXGA (3200 × 2048像素)视频的实时编码。所设计架构的合成结果表明,该解决方案可以很容易地耦合到一个完整的视频编码器系统,硬件开销可以忽略不计,并且不会影响吞吐量。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A real time high definition architecture for the Variable-Length Reference Frame Decoder
Video coding systems, especially for high definition videos, require a large external memory bandwidth to encode a single video frame. Many modules of the current video encoders must access the external memory to read or write a huge amount of data. This process requires a large memory bandwidth, and also implies in large power consumption, since memory accesses are one of the main power demanding element in current digital systems. In this sense, this paper presents a real time high definition hardware architecture for the variable length reference frame decoder. This is the decoder used by the Reference Frame Context Adaptive Variable-Length Coder (RFCAVLC). The RFCAVLD (Decoder) was described in VHDL and synthesized to an Altera Stratix 4 FPGA. The proposed design is able to reach real-time encoding for WQSXGA (3200 × 2048 pixels) videos at 34 fps. The synthesis results achieved by the designed architecture indicate that this solution can be easily coupled to a complete video encoder system, with negligible hardware overhead and without compromising throughput.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信