{"title":"高速高分辨率比较器","authors":"M. Banihashemi","doi":"10.1109/MWSCAS.2004.1353902","DOIUrl":null,"url":null,"abstract":"This paper describes a comparator that not only eliminates offset cancellation capacitors from the signal path in preamplification and latch modes, but also incorporates open loop offset cancellation to cancel the offset of both preamplification stages and the latch. This new architecture effectively increases both speed and resolution. By applying offset cancellation, an offset of less than 800 /spl mu/V at comparison rate of 300 MHz with a 6 mW power dissipation and 3 V power supply has been achieved. The comparator has been extracted and simulated with a 0.35 /spl mu/m HSPICE model.","PeriodicalId":185817,"journal":{"name":"The 2004 47th Midwest Symposium on Circuits and Systems, 2004. MWSCAS '04.","volume":"24 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-07-25","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"A high-speed high-resolution comparator\",\"authors\":\"M. Banihashemi\",\"doi\":\"10.1109/MWSCAS.2004.1353902\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper describes a comparator that not only eliminates offset cancellation capacitors from the signal path in preamplification and latch modes, but also incorporates open loop offset cancellation to cancel the offset of both preamplification stages and the latch. This new architecture effectively increases both speed and resolution. By applying offset cancellation, an offset of less than 800 /spl mu/V at comparison rate of 300 MHz with a 6 mW power dissipation and 3 V power supply has been achieved. The comparator has been extracted and simulated with a 0.35 /spl mu/m HSPICE model.\",\"PeriodicalId\":185817,\"journal\":{\"name\":\"The 2004 47th Midwest Symposium on Circuits and Systems, 2004. MWSCAS '04.\",\"volume\":\"24 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-07-25\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"The 2004 47th Midwest Symposium on Circuits and Systems, 2004. MWSCAS '04.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/MWSCAS.2004.1353902\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"The 2004 47th Midwest Symposium on Circuits and Systems, 2004. MWSCAS '04.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MWSCAS.2004.1353902","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
This paper describes a comparator that not only eliminates offset cancellation capacitors from the signal path in preamplification and latch modes, but also incorporates open loop offset cancellation to cancel the offset of both preamplification stages and the latch. This new architecture effectively increases both speed and resolution. By applying offset cancellation, an offset of less than 800 /spl mu/V at comparison rate of 300 MHz with a 6 mW power dissipation and 3 V power supply has been achieved. The comparator has been extracted and simulated with a 0.35 /spl mu/m HSPICE model.