高速32*32位乘法器在0.18um CMOS工艺

Ebrahim Hosseini, Morteza Mousazadeh, A. Amini
{"title":"高速32*32位乘法器在0.18um CMOS工艺","authors":"Ebrahim Hosseini, Morteza Mousazadeh, A. Amini","doi":"10.23919/MIXDES.2018.8436851","DOIUrl":null,"url":null,"abstract":"In this paper, a new high-speed and low power unsigned multiplication structure is proposed: based on the proposed algorithm, the input bits of multiplier are broken into several smaller groups of bits and the multiplication of them are calculated concurrently. The final product of multiplication is generated after several rounds of the small group's results aggregation. A 32*32-bit multiplier according to the proposed structure is designed in 0.18um CMOS process. The overall delay of 32*32-bit multiplier is extremely low and is only 2.1ns. The power consumption is 41mW.","PeriodicalId":349007,"journal":{"name":"2018 25th International Conference \"Mixed Design of Integrated Circuits and System\" (MIXDES)","volume":"43 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"High-Speed 32*32 bit Multiplier in 0.18um CMOS Process\",\"authors\":\"Ebrahim Hosseini, Morteza Mousazadeh, A. Amini\",\"doi\":\"10.23919/MIXDES.2018.8436851\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, a new high-speed and low power unsigned multiplication structure is proposed: based on the proposed algorithm, the input bits of multiplier are broken into several smaller groups of bits and the multiplication of them are calculated concurrently. The final product of multiplication is generated after several rounds of the small group's results aggregation. A 32*32-bit multiplier according to the proposed structure is designed in 0.18um CMOS process. The overall delay of 32*32-bit multiplier is extremely low and is only 2.1ns. The power consumption is 41mW.\",\"PeriodicalId\":349007,\"journal\":{\"name\":\"2018 25th International Conference \\\"Mixed Design of Integrated Circuits and System\\\" (MIXDES)\",\"volume\":\"43 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-06-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 25th International Conference \\\"Mixed Design of Integrated Circuits and System\\\" (MIXDES)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.23919/MIXDES.2018.8436851\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 25th International Conference \"Mixed Design of Integrated Circuits and System\" (MIXDES)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.23919/MIXDES.2018.8436851","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

本文提出了一种新的高速、低功耗无符号乘法结构:基于该算法,将乘法器的输入位分解成几组更小的位,并同时计算它们的乘法。乘法的最终结果是经过几轮小组结果聚合后生成的。根据所提出的结构,在0.18um CMOS工艺中设计了一个32*32位乘法器。32*32位乘法器的整体延迟极低,仅为2.1ns。功耗为41mW。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
High-Speed 32*32 bit Multiplier in 0.18um CMOS Process
In this paper, a new high-speed and low power unsigned multiplication structure is proposed: based on the proposed algorithm, the input bits of multiplier are broken into several smaller groups of bits and the multiplication of them are calculated concurrently. The final product of multiplication is generated after several rounds of the small group's results aggregation. A 32*32-bit multiplier according to the proposed structure is designed in 0.18um CMOS process. The overall delay of 32*32-bit multiplier is extremely low and is only 2.1ns. The power consumption is 41mW.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信