{"title":"高速32*32位乘法器在0.18um CMOS工艺","authors":"Ebrahim Hosseini, Morteza Mousazadeh, A. Amini","doi":"10.23919/MIXDES.2018.8436851","DOIUrl":null,"url":null,"abstract":"In this paper, a new high-speed and low power unsigned multiplication structure is proposed: based on the proposed algorithm, the input bits of multiplier are broken into several smaller groups of bits and the multiplication of them are calculated concurrently. The final product of multiplication is generated after several rounds of the small group's results aggregation. A 32*32-bit multiplier according to the proposed structure is designed in 0.18um CMOS process. The overall delay of 32*32-bit multiplier is extremely low and is only 2.1ns. The power consumption is 41mW.","PeriodicalId":349007,"journal":{"name":"2018 25th International Conference \"Mixed Design of Integrated Circuits and System\" (MIXDES)","volume":"43 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"High-Speed 32*32 bit Multiplier in 0.18um CMOS Process\",\"authors\":\"Ebrahim Hosseini, Morteza Mousazadeh, A. Amini\",\"doi\":\"10.23919/MIXDES.2018.8436851\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, a new high-speed and low power unsigned multiplication structure is proposed: based on the proposed algorithm, the input bits of multiplier are broken into several smaller groups of bits and the multiplication of them are calculated concurrently. The final product of multiplication is generated after several rounds of the small group's results aggregation. A 32*32-bit multiplier according to the proposed structure is designed in 0.18um CMOS process. The overall delay of 32*32-bit multiplier is extremely low and is only 2.1ns. The power consumption is 41mW.\",\"PeriodicalId\":349007,\"journal\":{\"name\":\"2018 25th International Conference \\\"Mixed Design of Integrated Circuits and System\\\" (MIXDES)\",\"volume\":\"43 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-06-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 25th International Conference \\\"Mixed Design of Integrated Circuits and System\\\" (MIXDES)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.23919/MIXDES.2018.8436851\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 25th International Conference \"Mixed Design of Integrated Circuits and System\" (MIXDES)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.23919/MIXDES.2018.8436851","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
High-Speed 32*32 bit Multiplier in 0.18um CMOS Process
In this paper, a new high-speed and low power unsigned multiplication structure is proposed: based on the proposed algorithm, the input bits of multiplier are broken into several smaller groups of bits and the multiplication of them are calculated concurrently. The final product of multiplication is generated after several rounds of the small group's results aggregation. A 32*32-bit multiplier according to the proposed structure is designed in 0.18um CMOS process. The overall delay of 32*32-bit multiplier is extremely low and is only 2.1ns. The power consumption is 41mW.