Sang-Seol Lee, Eunchong Lee, Youngbae Hwang, Sung-Joon Jang
{"title":"基于IHSL色彩空间的高级驾驶辅助系统交通标志识别的低复杂度硬件架构","authors":"Sang-Seol Lee, Eunchong Lee, Youngbae Hwang, Sung-Joon Jang","doi":"10.1109/ICCE-ASIA.2016.7804744","DOIUrl":null,"url":null,"abstract":"This paper presents novel hardware architecture with low-complexity color conversion scheme and parallel processing of red region detection for the applications of automatic traffic sign detection system. By the inherent parallelism of the various red region detections, we designed a fully pipelined architecture implemented on the FPGA platform. The proposed architecture enables a real-time traffic sign recognition (TSR) processing for a full-HD video (2 Mega pixels) at 60 frames per second.","PeriodicalId":229557,"journal":{"name":"2016 IEEE International Conference on Consumer Electronics-Asia (ICCE-Asia)","volume":"135 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"Low-complexity hardware architecture of traffic sign recognition with IHSL color space for advanced driver assistance systems\",\"authors\":\"Sang-Seol Lee, Eunchong Lee, Youngbae Hwang, Sung-Joon Jang\",\"doi\":\"10.1109/ICCE-ASIA.2016.7804744\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents novel hardware architecture with low-complexity color conversion scheme and parallel processing of red region detection for the applications of automatic traffic sign detection system. By the inherent parallelism of the various red region detections, we designed a fully pipelined architecture implemented on the FPGA platform. The proposed architecture enables a real-time traffic sign recognition (TSR) processing for a full-HD video (2 Mega pixels) at 60 frames per second.\",\"PeriodicalId\":229557,\"journal\":{\"name\":\"2016 IEEE International Conference on Consumer Electronics-Asia (ICCE-Asia)\",\"volume\":\"135 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 IEEE International Conference on Consumer Electronics-Asia (ICCE-Asia)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCE-ASIA.2016.7804744\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE International Conference on Consumer Electronics-Asia (ICCE-Asia)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCE-ASIA.2016.7804744","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Low-complexity hardware architecture of traffic sign recognition with IHSL color space for advanced driver assistance systems
This paper presents novel hardware architecture with low-complexity color conversion scheme and parallel processing of red region detection for the applications of automatic traffic sign detection system. By the inherent parallelism of the various red region detections, we designed a fully pipelined architecture implemented on the FPGA platform. The proposed architecture enables a real-time traffic sign recognition (TSR) processing for a full-HD video (2 Mega pixels) at 60 frames per second.