J. Ahn, S. Puligundla, R. Bashirullah, R. Fox, W. Eisenstadt
{"title":"高速I/O芯片封装系统的原位表征","authors":"J. Ahn, S. Puligundla, R. Bashirullah, R. Fox, W. Eisenstadt","doi":"10.1109/EPEP.2007.4387189","DOIUrl":null,"url":null,"abstract":"This paper reports methods of signal integrity model validation for high-speed I/O chip-package systems including simultaneous switching noise, package power/ground noise and crosstalk. IBIS-models of I/O chip performance are extracted from measurements using high impedance probes. IBIS macro model based SPICE simulations and onboard measurements are compared to optimize package model over a several GHz range. A characterization IC including differential CMOS current-mode logic, (CML) and single-ended, Gunning transceiver logic, (GTL) I/O were designed with TI 65 nm digital CMOS processes. Key CMOS CML characterization data is used to investigate the effects of the package on signal integrity performance and GTL data will be forthcoming.","PeriodicalId":402571,"journal":{"name":"2007 IEEE Electrical Performance of Electronic Packaging","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-11-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"In-Situ Characterization of High-Speed I/O Chip-Package Systems\",\"authors\":\"J. Ahn, S. Puligundla, R. Bashirullah, R. Fox, W. Eisenstadt\",\"doi\":\"10.1109/EPEP.2007.4387189\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper reports methods of signal integrity model validation for high-speed I/O chip-package systems including simultaneous switching noise, package power/ground noise and crosstalk. IBIS-models of I/O chip performance are extracted from measurements using high impedance probes. IBIS macro model based SPICE simulations and onboard measurements are compared to optimize package model over a several GHz range. A characterization IC including differential CMOS current-mode logic, (CML) and single-ended, Gunning transceiver logic, (GTL) I/O were designed with TI 65 nm digital CMOS processes. Key CMOS CML characterization data is used to investigate the effects of the package on signal integrity performance and GTL data will be forthcoming.\",\"PeriodicalId\":402571,\"journal\":{\"name\":\"2007 IEEE Electrical Performance of Electronic Packaging\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2007-11-21\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2007 IEEE Electrical Performance of Electronic Packaging\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EPEP.2007.4387189\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 IEEE Electrical Performance of Electronic Packaging","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EPEP.2007.4387189","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
In-Situ Characterization of High-Speed I/O Chip-Package Systems
This paper reports methods of signal integrity model validation for high-speed I/O chip-package systems including simultaneous switching noise, package power/ground noise and crosstalk. IBIS-models of I/O chip performance are extracted from measurements using high impedance probes. IBIS macro model based SPICE simulations and onboard measurements are compared to optimize package model over a several GHz range. A characterization IC including differential CMOS current-mode logic, (CML) and single-ended, Gunning transceiver logic, (GTL) I/O were designed with TI 65 nm digital CMOS processes. Key CMOS CML characterization data is used to investigate the effects of the package on signal integrity performance and GTL data will be forthcoming.