D. Linten, G. Hellings, Shih-Hung Chen, G. Groeseneken
{"title":"ESD在FinFET技术:过去的学习和新出现的挑战","authors":"D. Linten, G. Hellings, Shih-Hung Chen, G. Groeseneken","doi":"10.1109/IRPS.2013.6531950","DOIUrl":null,"url":null,"abstract":"FinFET technologies were seen as a potential roadblock for providing high ESD reliable ICs due to the 3D nature of the narrow Si fins which do not allow a large current conduction before thermal failure. However, a detailed assessment of common ESD structures such as diodes and grounded gate devices, has shown that ESD reliability is not a roadblock for finFET-based products. Studying both SOI and bulk FinFETs, bulk FinFET was found to provide superior ESD performance due to the fin connection to the substrate. Focusing on sub-20-nm bulk FinFET technologies, emerging challenges are not limited to dealing with the smaller silicon volume of the fins and finer pitch, but also with the introduction of high mobility channels in the fins. The introduction of these materials can have a profound impact on the intrinsic ESD performance and must therefore be studied. In this work we will present past learning on ESD protection devices in FinFET technologies, for SOI and bulk FinFETs, TCAD methods used to analyze the ESD results, and we will present the results for non-silicon FinFET technologies which are being considered for the 14 and 10-nm CMOS nodes.","PeriodicalId":138206,"journal":{"name":"2013 IEEE International Reliability Physics Symposium (IRPS)","volume":"283 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-04-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"21","resultStr":"{\"title\":\"ESD in FinFET technologies: Past learning and emerging challenges\",\"authors\":\"D. Linten, G. Hellings, Shih-Hung Chen, G. Groeseneken\",\"doi\":\"10.1109/IRPS.2013.6531950\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"FinFET technologies were seen as a potential roadblock for providing high ESD reliable ICs due to the 3D nature of the narrow Si fins which do not allow a large current conduction before thermal failure. However, a detailed assessment of common ESD structures such as diodes and grounded gate devices, has shown that ESD reliability is not a roadblock for finFET-based products. Studying both SOI and bulk FinFETs, bulk FinFET was found to provide superior ESD performance due to the fin connection to the substrate. Focusing on sub-20-nm bulk FinFET technologies, emerging challenges are not limited to dealing with the smaller silicon volume of the fins and finer pitch, but also with the introduction of high mobility channels in the fins. The introduction of these materials can have a profound impact on the intrinsic ESD performance and must therefore be studied. In this work we will present past learning on ESD protection devices in FinFET technologies, for SOI and bulk FinFETs, TCAD methods used to analyze the ESD results, and we will present the results for non-silicon FinFET technologies which are being considered for the 14 and 10-nm CMOS nodes.\",\"PeriodicalId\":138206,\"journal\":{\"name\":\"2013 IEEE International Reliability Physics Symposium (IRPS)\",\"volume\":\"283 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-04-14\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"21\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 IEEE International Reliability Physics Symposium (IRPS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IRPS.2013.6531950\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE International Reliability Physics Symposium (IRPS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IRPS.2013.6531950","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
ESD in FinFET technologies: Past learning and emerging challenges
FinFET technologies were seen as a potential roadblock for providing high ESD reliable ICs due to the 3D nature of the narrow Si fins which do not allow a large current conduction before thermal failure. However, a detailed assessment of common ESD structures such as diodes and grounded gate devices, has shown that ESD reliability is not a roadblock for finFET-based products. Studying both SOI and bulk FinFETs, bulk FinFET was found to provide superior ESD performance due to the fin connection to the substrate. Focusing on sub-20-nm bulk FinFET technologies, emerging challenges are not limited to dealing with the smaller silicon volume of the fins and finer pitch, but also with the introduction of high mobility channels in the fins. The introduction of these materials can have a profound impact on the intrinsic ESD performance and must therefore be studied. In this work we will present past learning on ESD protection devices in FinFET technologies, for SOI and bulk FinFETs, TCAD methods used to analyze the ESD results, and we will present the results for non-silicon FinFET technologies which are being considered for the 14 and 10-nm CMOS nodes.