硅验证平台中的热机械设计挑战

R. Mohammed, Ashok N. Kabadi
{"title":"硅验证平台中的热机械设计挑战","authors":"R. Mohammed, Ashok N. Kabadi","doi":"10.1109/STHERM.2010.5444280","DOIUrl":null,"url":null,"abstract":"Rapid advances in the semiconductor process technology have led to miniaturization of transistor features and advent of multi-core architecture. At the silicon-level while bus speeds, features and functionalities are increasing, at the system-level, there is a steady and incessant trend of volume reduction, compact component placement on the board and noise reduction. These silicon and system trends make the thermo-mechanical designs challenging. Validation platforms are used to validate microprocessors/chipsets to ensure world-class quality and reliable Intel products. These platforms usually have an open chassis to allow ease of accessibility for silicon debug. In this paper, we present the design challenges and opportunities faced in validation from thermo-mechanical perspective. The requirements for sockets, nominal cooling thermal solutions, temperature margining thermal tools, and limited Keep-Out-Volume (KOV) on the motherboard create significant challenges in designing mechanical retention mechanism for sockets, thermal and thermal tools. We present the design methodology of active air cooling coupled with mechanical retention. We also demonstrate the design challenges and innovations of peltier-based temperature margining thermal tools used for fault detection acceleration. These methodologies can serve as Best Known Methods (BKMs) for delivering novel designs for nominal cooling and temperature margining thermal tools to address the small factor, dense pad-pitch, high pin-count and high TDP challenges of validation platforms.","PeriodicalId":111882,"journal":{"name":"2010 26th Annual IEEE Semiconductor Thermal Measurement and Management Symposium (SEMI-THERM)","volume":"74 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-04-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Thermo-mechanical design challenges in silicon validation platforms\",\"authors\":\"R. Mohammed, Ashok N. Kabadi\",\"doi\":\"10.1109/STHERM.2010.5444280\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Rapid advances in the semiconductor process technology have led to miniaturization of transistor features and advent of multi-core architecture. At the silicon-level while bus speeds, features and functionalities are increasing, at the system-level, there is a steady and incessant trend of volume reduction, compact component placement on the board and noise reduction. These silicon and system trends make the thermo-mechanical designs challenging. Validation platforms are used to validate microprocessors/chipsets to ensure world-class quality and reliable Intel products. These platforms usually have an open chassis to allow ease of accessibility for silicon debug. In this paper, we present the design challenges and opportunities faced in validation from thermo-mechanical perspective. The requirements for sockets, nominal cooling thermal solutions, temperature margining thermal tools, and limited Keep-Out-Volume (KOV) on the motherboard create significant challenges in designing mechanical retention mechanism for sockets, thermal and thermal tools. We present the design methodology of active air cooling coupled with mechanical retention. We also demonstrate the design challenges and innovations of peltier-based temperature margining thermal tools used for fault detection acceleration. These methodologies can serve as Best Known Methods (BKMs) for delivering novel designs for nominal cooling and temperature margining thermal tools to address the small factor, dense pad-pitch, high pin-count and high TDP challenges of validation platforms.\",\"PeriodicalId\":111882,\"journal\":{\"name\":\"2010 26th Annual IEEE Semiconductor Thermal Measurement and Management Symposium (SEMI-THERM)\",\"volume\":\"74 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2010-04-08\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2010 26th Annual IEEE Semiconductor Thermal Measurement and Management Symposium (SEMI-THERM)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/STHERM.2010.5444280\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 26th Annual IEEE Semiconductor Thermal Measurement and Management Symposium (SEMI-THERM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/STHERM.2010.5444280","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

半导体工艺技术的快速发展导致了晶体管特性的小型化和多核结构的出现。在硅级,当总线速度、特性和功能不断增加时,在系统级,有一个稳定和不间断的趋势是体积减小,电路板上紧凑的组件放置和降噪。这些硅和系统的发展趋势使得热机械设计具有挑战性。验证平台用于验证微处理器/芯片组,以确保世界级的质量和可靠的英特尔产品。这些平台通常有一个开放的机箱,以便易于访问芯片调试。在本文中,我们从热机械的角度提出了验证所面临的设计挑战和机遇。对插座、标称冷却热解决方案、温度边际热工具和主板上有限的保持体积(KOV)的要求,为插座、热工具和热工具设计机械保持机制带来了重大挑战。我们提出了主动空气冷却与机械保留相结合的设计方法。我们还展示了用于故障检测加速的基于peltier的温度边缘热工具的设计挑战和创新。这些方法可以作为最佳已知方法(bkm),为标称冷却和温度边际热工具提供新颖的设计,以解决验证平台的小因素、密集垫距、高引脚数和高TDP挑战。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Thermo-mechanical design challenges in silicon validation platforms
Rapid advances in the semiconductor process technology have led to miniaturization of transistor features and advent of multi-core architecture. At the silicon-level while bus speeds, features and functionalities are increasing, at the system-level, there is a steady and incessant trend of volume reduction, compact component placement on the board and noise reduction. These silicon and system trends make the thermo-mechanical designs challenging. Validation platforms are used to validate microprocessors/chipsets to ensure world-class quality and reliable Intel products. These platforms usually have an open chassis to allow ease of accessibility for silicon debug. In this paper, we present the design challenges and opportunities faced in validation from thermo-mechanical perspective. The requirements for sockets, nominal cooling thermal solutions, temperature margining thermal tools, and limited Keep-Out-Volume (KOV) on the motherboard create significant challenges in designing mechanical retention mechanism for sockets, thermal and thermal tools. We present the design methodology of active air cooling coupled with mechanical retention. We also demonstrate the design challenges and innovations of peltier-based temperature margining thermal tools used for fault detection acceleration. These methodologies can serve as Best Known Methods (BKMs) for delivering novel designs for nominal cooling and temperature margining thermal tools to address the small factor, dense pad-pitch, high pin-count and high TDP challenges of validation platforms.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信