H. Uh, J.K. Lee, Y. Ahn, S. Lee, S. Hong, J. Lee, G. Koh, G. Jeong, T. Chung, Kinam Kim
{"title":"基于0.12 /spl mu/m设计规则的512 Mb DRAM长数据保留策略","authors":"H. Uh, J.K. Lee, Y. Ahn, S. Lee, S. Hong, J. Lee, G. Koh, G. Jeong, T. Chung, Kinam Kim","doi":"10.1109/VLSIT.2001.934930","DOIUrl":null,"url":null,"abstract":"Data retention time has been investigated for mass-produced 512 Mb DRAMs with 0.12 /spl mu/m design rules. Cell junction leakage components were analyzed for the first time using a test structure. It was found that process-induced trap density and electric field at the storage node (SN) junction should be reduced to control leakage current and thus data retention time. Moreover, we propose a novel cell transistor using localized channel and field implantation (LOCFI) which greatly suppresses the ion implantation damage and reduces the electric field at the same time. Finally, data retention time has been improved by 3/spl sim/4 times due to the LOCFI cell transistor with optimized process conditions.","PeriodicalId":232773,"journal":{"name":"2001 Symposium on VLSI Technology. Digest of Technical Papers (IEEE Cat. No.01 CH37184)","volume":"11 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2001-06-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"A strategy for long data retention time of 512 Mb DRAM with 0.12 /spl mu/m design rule\",\"authors\":\"H. Uh, J.K. Lee, Y. Ahn, S. Lee, S. Hong, J. Lee, G. Koh, G. Jeong, T. Chung, Kinam Kim\",\"doi\":\"10.1109/VLSIT.2001.934930\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Data retention time has been investigated for mass-produced 512 Mb DRAMs with 0.12 /spl mu/m design rules. Cell junction leakage components were analyzed for the first time using a test structure. It was found that process-induced trap density and electric field at the storage node (SN) junction should be reduced to control leakage current and thus data retention time. Moreover, we propose a novel cell transistor using localized channel and field implantation (LOCFI) which greatly suppresses the ion implantation damage and reduces the electric field at the same time. Finally, data retention time has been improved by 3/spl sim/4 times due to the LOCFI cell transistor with optimized process conditions.\",\"PeriodicalId\":232773,\"journal\":{\"name\":\"2001 Symposium on VLSI Technology. Digest of Technical Papers (IEEE Cat. No.01 CH37184)\",\"volume\":\"11 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2001-06-12\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2001 Symposium on VLSI Technology. Digest of Technical Papers (IEEE Cat. No.01 CH37184)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VLSIT.2001.934930\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2001 Symposium on VLSI Technology. Digest of Technical Papers (IEEE Cat. No.01 CH37184)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIT.2001.934930","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A strategy for long data retention time of 512 Mb DRAM with 0.12 /spl mu/m design rule
Data retention time has been investigated for mass-produced 512 Mb DRAMs with 0.12 /spl mu/m design rules. Cell junction leakage components were analyzed for the first time using a test structure. It was found that process-induced trap density and electric field at the storage node (SN) junction should be reduced to control leakage current and thus data retention time. Moreover, we propose a novel cell transistor using localized channel and field implantation (LOCFI) which greatly suppresses the ion implantation damage and reduces the electric field at the same time. Finally, data retention time has been improved by 3/spl sim/4 times due to the LOCFI cell transistor with optimized process conditions.