全面的CAD支持边界扫描在asic实现

P. Lestrat, R. Leveugle, P. Magarshack
{"title":"全面的CAD支持边界扫描在asic实现","authors":"P. Lestrat, R. Leveugle, P. Magarshack","doi":"10.1109/EUASIC.1991.212852","DOIUrl":null,"url":null,"abstract":"The authors review the complete automated implementation of the IEEE P1149.1 boundary scan standard proposed in the CSAM ASIC compiled technology-independent library based on the GDT/GENESIL silicon compiler environments. The advantage of this compiled approach is to provide a flexible set of boundary scan cells, including pads and test access port (TAP) controllers. The boundary scan register is automatically created when compiling the pad ring and different parameterized function complexities allow easily the dedication of the TAP controller to any application. The user-defined elements implementation is also supported, especially by means of logic synthesis, and a test vector generation tool allows one to automatically generate the serial boundary scan test vectors from the parallel test vectors defined for the manufacturing test of the circuit. The cost of boundary scan integration has shown to be reasonable in the manufactured chips.<<ETX>>","PeriodicalId":118990,"journal":{"name":"Euro ASIC '91","volume":"113 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1991-05-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Comprehensive CAD support for boundary scan implementation in ASICs\",\"authors\":\"P. Lestrat, R. Leveugle, P. Magarshack\",\"doi\":\"10.1109/EUASIC.1991.212852\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The authors review the complete automated implementation of the IEEE P1149.1 boundary scan standard proposed in the CSAM ASIC compiled technology-independent library based on the GDT/GENESIL silicon compiler environments. The advantage of this compiled approach is to provide a flexible set of boundary scan cells, including pads and test access port (TAP) controllers. The boundary scan register is automatically created when compiling the pad ring and different parameterized function complexities allow easily the dedication of the TAP controller to any application. The user-defined elements implementation is also supported, especially by means of logic synthesis, and a test vector generation tool allows one to automatically generate the serial boundary scan test vectors from the parallel test vectors defined for the manufacturing test of the circuit. The cost of boundary scan integration has shown to be reasonable in the manufactured chips.<<ETX>>\",\"PeriodicalId\":118990,\"journal\":{\"name\":\"Euro ASIC '91\",\"volume\":\"113 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1991-05-27\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Euro ASIC '91\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EUASIC.1991.212852\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Euro ASIC '91","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EUASIC.1991.212852","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

作者回顾了基于GDT/GENESIL硅编译器环境的CSAM ASIC编译技术独立库中提出的IEEE P1149.1边界扫描标准的完全自动化实现。这种编译方法的优点是提供了一组灵活的边界扫描单元,包括衬垫和测试访问端口(TAP)控制器。边界扫描寄存器在编译垫环时自动创建,不同的参数化功能复杂性允许TAP控制器轻松地奉献给任何应用程序。还支持用户定义的元件实现,特别是通过逻辑合成的方式,并且测试向量生成工具允许从为电路的制造测试定义的并行测试向量自动生成串行边界扫描测试向量。边界扫描集成的成本在成品芯片中是合理的
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Comprehensive CAD support for boundary scan implementation in ASICs
The authors review the complete automated implementation of the IEEE P1149.1 boundary scan standard proposed in the CSAM ASIC compiled technology-independent library based on the GDT/GENESIL silicon compiler environments. The advantage of this compiled approach is to provide a flexible set of boundary scan cells, including pads and test access port (TAP) controllers. The boundary scan register is automatically created when compiling the pad ring and different parameterized function complexities allow easily the dedication of the TAP controller to any application. The user-defined elements implementation is also supported, especially by means of logic synthesis, and a test vector generation tool allows one to automatically generate the serial boundary scan test vectors from the parallel test vectors defined for the manufacturing test of the circuit. The cost of boundary scan integration has shown to be reasonable in the manufactured chips.<>
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信