发光二极管用含热过孔陶瓷封装的优化

Young-Woo Kim, Jae-Pil Kim, Jae-Bum Kim, Minsung Kim, Sung-Mo Park, Sang-Bin Song, Yeongseog Lim
{"title":"发光二极管用含热过孔陶瓷封装的优化","authors":"Young-Woo Kim, Jae-Pil Kim, Jae-Bum Kim, Minsung Kim, Sung-Mo Park, Sang-Bin Song, Yeongseog Lim","doi":"10.1109/IEMT.2008.5507834","DOIUrl":null,"url":null,"abstract":"Thermal via holes must be designed to emit the high heat flux generated from high power light emitting diodes (HP LEDs) that are 1000 times smaller than conventional electronics devices such as central processing unit (CPU). Therefore, it is important to layout via holes in accordance with the kinds of the devices. In this paper, we compare the performance of the packages with the three classes of via holes by verifying thermal resistance by using MicRed T3Ster and FLIR IR Camera. It is demonstrated that the large via hole beneath high power light emitting diode is superior to many scattered via holes under condition of the similar amount of silver paste for via filling. Detailed thermal performance is analyzed using CFD (computational fluid dynamics) technology and then verified with thermal resistance and heat distribution in printed circuit board (PCB) where light emitting diode (LED) packaging without the encapsulating material is implemented and then, the evaluation and the compensation of the errors for the process factor of the simulation are simultaneously accomplished. Thermal resistance of the packages with HEP (heat emission pole) is 5 ~ 13.8 times smaller than the others. The calculation formula of thermal conductivity is improved into a new equivalent formula with the device size, package size and the overlap area. The optimized via hole decreases the manufacturing cost while it increases the efficiency of the heat emission.","PeriodicalId":151085,"journal":{"name":"2008 33rd IEEE/CPMT International Electronics Manufacturing Technology Conference (IEMT)","volume":"40 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Optimization of ceramic packages including thermal via-hole for light emitting diode\",\"authors\":\"Young-Woo Kim, Jae-Pil Kim, Jae-Bum Kim, Minsung Kim, Sung-Mo Park, Sang-Bin Song, Yeongseog Lim\",\"doi\":\"10.1109/IEMT.2008.5507834\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Thermal via holes must be designed to emit the high heat flux generated from high power light emitting diodes (HP LEDs) that are 1000 times smaller than conventional electronics devices such as central processing unit (CPU). Therefore, it is important to layout via holes in accordance with the kinds of the devices. In this paper, we compare the performance of the packages with the three classes of via holes by verifying thermal resistance by using MicRed T3Ster and FLIR IR Camera. It is demonstrated that the large via hole beneath high power light emitting diode is superior to many scattered via holes under condition of the similar amount of silver paste for via filling. Detailed thermal performance is analyzed using CFD (computational fluid dynamics) technology and then verified with thermal resistance and heat distribution in printed circuit board (PCB) where light emitting diode (LED) packaging without the encapsulating material is implemented and then, the evaluation and the compensation of the errors for the process factor of the simulation are simultaneously accomplished. Thermal resistance of the packages with HEP (heat emission pole) is 5 ~ 13.8 times smaller than the others. The calculation formula of thermal conductivity is improved into a new equivalent formula with the device size, package size and the overlap area. The optimized via hole decreases the manufacturing cost while it increases the efficiency of the heat emission.\",\"PeriodicalId\":151085,\"journal\":{\"name\":\"2008 33rd IEEE/CPMT International Electronics Manufacturing Technology Conference (IEMT)\",\"volume\":\"40 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 33rd IEEE/CPMT International Electronics Manufacturing Technology Conference (IEMT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IEMT.2008.5507834\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 33rd IEEE/CPMT International Electronics Manufacturing Technology Conference (IEMT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEMT.2008.5507834","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

热通孔必须设计成能够发射高功率发光二极管(HP led)产生的高热流,这些发光二极管比传统电子设备(如中央处理器(CPU))小1000倍。因此,根据器件的种类进行过孔布局是很重要的。在本文中,我们通过MicRed T3Ster和FLIR红外相机验证热阻,比较了封装与三类通孔的性能。结果表明,在相同数量的银浆填充下,大功率发光二极管下的大通孔优于许多分散的通孔。采用CFD(计算流体动力学)技术对其进行了详细的热性能分析,并在实现无封装材料的发光二极管封装的印刷电路板(PCB)上进行了热阻和热分布验证,同时完成了对仿真过程因素误差的评估和补偿。采用HEP(热发射极)封装的热阻比其他封装小5 ~ 13.8倍。将导热系数的计算公式改进为与器件尺寸、封装尺寸和重叠面积有关的新的等效公式。优化后的通孔在降低制造成本的同时提高了散热效率。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Optimization of ceramic packages including thermal via-hole for light emitting diode
Thermal via holes must be designed to emit the high heat flux generated from high power light emitting diodes (HP LEDs) that are 1000 times smaller than conventional electronics devices such as central processing unit (CPU). Therefore, it is important to layout via holes in accordance with the kinds of the devices. In this paper, we compare the performance of the packages with the three classes of via holes by verifying thermal resistance by using MicRed T3Ster and FLIR IR Camera. It is demonstrated that the large via hole beneath high power light emitting diode is superior to many scattered via holes under condition of the similar amount of silver paste for via filling. Detailed thermal performance is analyzed using CFD (computational fluid dynamics) technology and then verified with thermal resistance and heat distribution in printed circuit board (PCB) where light emitting diode (LED) packaging without the encapsulating material is implemented and then, the evaluation and the compensation of the errors for the process factor of the simulation are simultaneously accomplished. Thermal resistance of the packages with HEP (heat emission pole) is 5 ~ 13.8 times smaller than the others. The calculation formula of thermal conductivity is improved into a new equivalent formula with the device size, package size and the overlap area. The optimized via hole decreases the manufacturing cost while it increases the efficiency of the heat emission.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信