{"title":"片上系统功耗分析的结构封装和电路板设计方法","authors":"Wai Ling Lee, Li Chuang Quek","doi":"10.1109/ACQED.2012.6320508","DOIUrl":null,"url":null,"abstract":"With the increasing complexity of circuit design, CPU and chipset electrical design target has changed and continue to be more stringent. Power delivery design is getting more challenging to ensure no device functional failure in low power and low cost product. Therefore, platform power delivery engineer is playing an essential role in implementing robust electrical solution. Despite of all these, there is a hidden challenge as System-on-Chip power delivery engineer does not have platform design detail for instance package stack-up and number of layer as well as platform size to initiate power delivery design. This urges the team to transform from traditional passive power delivery working model to more proactive role. This paper presents structural approach of platform parasitic estimation at early product definition phase and production design cycle phase. Accurate estimation of platform parasitic is important to enable early product power delivery involvement and BGA (Ball Grid Array) reduction that could facilitate product cost saving. The correlation of the estimated result and the simulated result is presented and further discussed in the study.","PeriodicalId":161858,"journal":{"name":"2012 4th Asia Symposium on Quality Electronic Design (ASQED)","volume":"11 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-07-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Structural package and board design approach for System-on-Chip power delivery analysis\",\"authors\":\"Wai Ling Lee, Li Chuang Quek\",\"doi\":\"10.1109/ACQED.2012.6320508\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"With the increasing complexity of circuit design, CPU and chipset electrical design target has changed and continue to be more stringent. Power delivery design is getting more challenging to ensure no device functional failure in low power and low cost product. Therefore, platform power delivery engineer is playing an essential role in implementing robust electrical solution. Despite of all these, there is a hidden challenge as System-on-Chip power delivery engineer does not have platform design detail for instance package stack-up and number of layer as well as platform size to initiate power delivery design. This urges the team to transform from traditional passive power delivery working model to more proactive role. This paper presents structural approach of platform parasitic estimation at early product definition phase and production design cycle phase. Accurate estimation of platform parasitic is important to enable early product power delivery involvement and BGA (Ball Grid Array) reduction that could facilitate product cost saving. The correlation of the estimated result and the simulated result is presented and further discussed in the study.\",\"PeriodicalId\":161858,\"journal\":{\"name\":\"2012 4th Asia Symposium on Quality Electronic Design (ASQED)\",\"volume\":\"11 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-07-10\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 4th Asia Symposium on Quality Electronic Design (ASQED)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ACQED.2012.6320508\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 4th Asia Symposium on Quality Electronic Design (ASQED)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ACQED.2012.6320508","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Structural package and board design approach for System-on-Chip power delivery analysis
With the increasing complexity of circuit design, CPU and chipset electrical design target has changed and continue to be more stringent. Power delivery design is getting more challenging to ensure no device functional failure in low power and low cost product. Therefore, platform power delivery engineer is playing an essential role in implementing robust electrical solution. Despite of all these, there is a hidden challenge as System-on-Chip power delivery engineer does not have platform design detail for instance package stack-up and number of layer as well as platform size to initiate power delivery design. This urges the team to transform from traditional passive power delivery working model to more proactive role. This paper presents structural approach of platform parasitic estimation at early product definition phase and production design cycle phase. Accurate estimation of platform parasitic is important to enable early product power delivery involvement and BGA (Ball Grid Array) reduction that could facilitate product cost saving. The correlation of the estimated result and the simulated result is presented and further discussed in the study.