片上系统功耗分析的结构封装和电路板设计方法

Wai Ling Lee, Li Chuang Quek
{"title":"片上系统功耗分析的结构封装和电路板设计方法","authors":"Wai Ling Lee, Li Chuang Quek","doi":"10.1109/ACQED.2012.6320508","DOIUrl":null,"url":null,"abstract":"With the increasing complexity of circuit design, CPU and chipset electrical design target has changed and continue to be more stringent. Power delivery design is getting more challenging to ensure no device functional failure in low power and low cost product. Therefore, platform power delivery engineer is playing an essential role in implementing robust electrical solution. Despite of all these, there is a hidden challenge as System-on-Chip power delivery engineer does not have platform design detail for instance package stack-up and number of layer as well as platform size to initiate power delivery design. This urges the team to transform from traditional passive power delivery working model to more proactive role. This paper presents structural approach of platform parasitic estimation at early product definition phase and production design cycle phase. Accurate estimation of platform parasitic is important to enable early product power delivery involvement and BGA (Ball Grid Array) reduction that could facilitate product cost saving. The correlation of the estimated result and the simulated result is presented and further discussed in the study.","PeriodicalId":161858,"journal":{"name":"2012 4th Asia Symposium on Quality Electronic Design (ASQED)","volume":"11 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-07-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Structural package and board design approach for System-on-Chip power delivery analysis\",\"authors\":\"Wai Ling Lee, Li Chuang Quek\",\"doi\":\"10.1109/ACQED.2012.6320508\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"With the increasing complexity of circuit design, CPU and chipset electrical design target has changed and continue to be more stringent. Power delivery design is getting more challenging to ensure no device functional failure in low power and low cost product. Therefore, platform power delivery engineer is playing an essential role in implementing robust electrical solution. Despite of all these, there is a hidden challenge as System-on-Chip power delivery engineer does not have platform design detail for instance package stack-up and number of layer as well as platform size to initiate power delivery design. This urges the team to transform from traditional passive power delivery working model to more proactive role. This paper presents structural approach of platform parasitic estimation at early product definition phase and production design cycle phase. Accurate estimation of platform parasitic is important to enable early product power delivery involvement and BGA (Ball Grid Array) reduction that could facilitate product cost saving. The correlation of the estimated result and the simulated result is presented and further discussed in the study.\",\"PeriodicalId\":161858,\"journal\":{\"name\":\"2012 4th Asia Symposium on Quality Electronic Design (ASQED)\",\"volume\":\"11 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-07-10\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 4th Asia Symposium on Quality Electronic Design (ASQED)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ACQED.2012.6320508\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 4th Asia Symposium on Quality Electronic Design (ASQED)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ACQED.2012.6320508","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

随着电路设计的日益复杂,CPU和芯片组的电气设计目标也发生了变化,并且越来越严格。在低功耗、低成本的产品中,如何保证器件不发生功能故障,对供电设计的挑战越来越大。因此,平台供电工程师在实现稳健的电气解决方案中起着至关重要的作用。尽管如此,还有一个隐藏的挑战,即片上系统电源交付工程师没有平台设计细节,例如封装堆叠和层数以及平台尺寸,以启动电源交付设计。这促使团队从传统的被动供电工作模式转变为更主动的角色。本文提出了产品早期定义阶段和产品设计周期阶段平台寄生估计的结构方法。平台寄生的准确估计对于早期产品供电和减少BGA(球栅阵列)非常重要,从而有助于节省产品成本。给出了估计结果与模拟结果的相关性,并在研究中进行了进一步的讨论。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Structural package and board design approach for System-on-Chip power delivery analysis
With the increasing complexity of circuit design, CPU and chipset electrical design target has changed and continue to be more stringent. Power delivery design is getting more challenging to ensure no device functional failure in low power and low cost product. Therefore, platform power delivery engineer is playing an essential role in implementing robust electrical solution. Despite of all these, there is a hidden challenge as System-on-Chip power delivery engineer does not have platform design detail for instance package stack-up and number of layer as well as platform size to initiate power delivery design. This urges the team to transform from traditional passive power delivery working model to more proactive role. This paper presents structural approach of platform parasitic estimation at early product definition phase and production design cycle phase. Accurate estimation of platform parasitic is important to enable early product power delivery involvement and BGA (Ball Grid Array) reduction that could facilitate product cost saving. The correlation of the estimated result and the simulated result is presented and further discussed in the study.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信