{"title":"降低测试成本的嵌入式全扫描电路测试应用方案","authors":"I. Pomeranz, S. Reddy","doi":"10.1109/ATS.1992.224407","DOIUrl":null,"url":null,"abstract":"The authors present a method to reduce test storage and test application time for stored-pattern testing in embedded full-scan circuits, without compromising the fault coverage. A combination of stored-pattern and built-in test is proposed to reduce the test storage and test application time by shifting output patterns back to the inputs of the circuit (similar to circular BIST), using the output responses of the circuit as additional test patterns. The circuit operates in such an autonomous mode as long as new faults can be detected. Externally applied, or stored, patterns are used to initialize the autonomous test application phase to maximize the fault coverage each phase achieves, and minimize the number of phases required.<<ETX>>","PeriodicalId":208029,"journal":{"name":"Proceedings First Asian Test Symposium (ATS `92)","volume":"6 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1992-11-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"A test application scheme for embedded full-scan circuits to reduce testing costs\",\"authors\":\"I. Pomeranz, S. Reddy\",\"doi\":\"10.1109/ATS.1992.224407\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The authors present a method to reduce test storage and test application time for stored-pattern testing in embedded full-scan circuits, without compromising the fault coverage. A combination of stored-pattern and built-in test is proposed to reduce the test storage and test application time by shifting output patterns back to the inputs of the circuit (similar to circular BIST), using the output responses of the circuit as additional test patterns. The circuit operates in such an autonomous mode as long as new faults can be detected. Externally applied, or stored, patterns are used to initialize the autonomous test application phase to maximize the fault coverage each phase achieves, and minimize the number of phases required.<<ETX>>\",\"PeriodicalId\":208029,\"journal\":{\"name\":\"Proceedings First Asian Test Symposium (ATS `92)\",\"volume\":\"6 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1992-11-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings First Asian Test Symposium (ATS `92)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ATS.1992.224407\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings First Asian Test Symposium (ATS `92)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ATS.1992.224407","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A test application scheme for embedded full-scan circuits to reduce testing costs
The authors present a method to reduce test storage and test application time for stored-pattern testing in embedded full-scan circuits, without compromising the fault coverage. A combination of stored-pattern and built-in test is proposed to reduce the test storage and test application time by shifting output patterns back to the inputs of the circuit (similar to circular BIST), using the output responses of the circuit as additional test patterns. The circuit operates in such an autonomous mode as long as new faults can be detected. Externally applied, or stored, patterns are used to initialize the autonomous test application phase to maximize the fault coverage each phase achieves, and minimize the number of phases required.<>