Amal Ben Ameur, Didier Martinot, P. Guitton-Ouhamou, V. Frascolla, F. Verdier, M. Auguin
{"title":"功耗和性能敏感的电子系统级设计","authors":"Amal Ben Ameur, Didier Martinot, P. Guitton-Ouhamou, V. Frascolla, F. Verdier, M. Auguin","doi":"10.1109/SIES.2017.7993374","DOIUrl":null,"url":null,"abstract":"System-on-Chip (SoC) designers face many challenges to improve at the same time performance and energy efficiency, due to the continuous increase of the architecture complexity. Designers use Electronic System Level (ESL) tools and virtual prototyping to face this complexity in the early step of the system design. Power consumption includes dynamic power and static power. Power consumption and performance are adversely affected by supply voltage and frequency. This potential trade-off cannot be studied separately. Our work enhances an existing industrial performance model with the introduction of a new power-aware library, which allows a combined early power and performance analysis.","PeriodicalId":262681,"journal":{"name":"2017 12th IEEE International Symposium on Industrial Embedded Systems (SIES)","volume":"55 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"Power and performance aware electronic system level design\",\"authors\":\"Amal Ben Ameur, Didier Martinot, P. Guitton-Ouhamou, V. Frascolla, F. Verdier, M. Auguin\",\"doi\":\"10.1109/SIES.2017.7993374\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"System-on-Chip (SoC) designers face many challenges to improve at the same time performance and energy efficiency, due to the continuous increase of the architecture complexity. Designers use Electronic System Level (ESL) tools and virtual prototyping to face this complexity in the early step of the system design. Power consumption includes dynamic power and static power. Power consumption and performance are adversely affected by supply voltage and frequency. This potential trade-off cannot be studied separately. Our work enhances an existing industrial performance model with the introduction of a new power-aware library, which allows a combined early power and performance analysis.\",\"PeriodicalId\":262681,\"journal\":{\"name\":\"2017 12th IEEE International Symposium on Industrial Embedded Systems (SIES)\",\"volume\":\"55 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2017-06-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2017 12th IEEE International Symposium on Industrial Embedded Systems (SIES)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SIES.2017.7993374\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 12th IEEE International Symposium on Industrial Embedded Systems (SIES)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SIES.2017.7993374","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Power and performance aware electronic system level design
System-on-Chip (SoC) designers face many challenges to improve at the same time performance and energy efficiency, due to the continuous increase of the architecture complexity. Designers use Electronic System Level (ESL) tools and virtual prototyping to face this complexity in the early step of the system design. Power consumption includes dynamic power and static power. Power consumption and performance are adversely affected by supply voltage and frequency. This potential trade-off cannot be studied separately. Our work enhances an existing industrial performance model with the introduction of a new power-aware library, which allows a combined early power and performance analysis.