Zhang Qihui, Chen Jianghua, Zhang Shaohui, Meng Nan
{"title":"用于灰度图像的流水线JPEG编码器的VLSI实现","authors":"Zhang Qihui, Chen Jianghua, Zhang Shaohui, Meng Nan","doi":"10.1109/ISSCS.2009.5206176","DOIUrl":null,"url":null,"abstract":"A VLSI implementation of the DCT-based JPEG encoder customized for grayscale images is presented. The JPEG encoder mainly includes FDCT, quantization, run-length encoder and entropy encoding. The two-dimensional DCT is divided into two one-dimensional DCTs because of its separability property and a pipeline technique is adopted to achieve an efficient and optimized FDCT architecture. And then an eight-stage pipelined nonrestoring divider of quantization algorithm is put forward to reach a high operating frequency, and a complete divider is processed at each 8 clock cycles when the pipeline is full. Finally, the chip layout is carried out in a 0.13 µm CMOS technology. The estimated area and power consumption of the designed encoder are 0.283 mm2 and 260 mW, respectively. The proposed encoder is 100% compatibility with the JPEG standard and can be extended to a color application.","PeriodicalId":277587,"journal":{"name":"2009 International Symposium on Signals, Circuits and Systems","volume":"39 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-07-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"10","resultStr":"{\"title\":\"A VLSI implementation of pipelined JPEG encoder for grayscale images\",\"authors\":\"Zhang Qihui, Chen Jianghua, Zhang Shaohui, Meng Nan\",\"doi\":\"10.1109/ISSCS.2009.5206176\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A VLSI implementation of the DCT-based JPEG encoder customized for grayscale images is presented. The JPEG encoder mainly includes FDCT, quantization, run-length encoder and entropy encoding. The two-dimensional DCT is divided into two one-dimensional DCTs because of its separability property and a pipeline technique is adopted to achieve an efficient and optimized FDCT architecture. And then an eight-stage pipelined nonrestoring divider of quantization algorithm is put forward to reach a high operating frequency, and a complete divider is processed at each 8 clock cycles when the pipeline is full. Finally, the chip layout is carried out in a 0.13 µm CMOS technology. The estimated area and power consumption of the designed encoder are 0.283 mm2 and 260 mW, respectively. The proposed encoder is 100% compatibility with the JPEG standard and can be extended to a color application.\",\"PeriodicalId\":277587,\"journal\":{\"name\":\"2009 International Symposium on Signals, Circuits and Systems\",\"volume\":\"39 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2009-07-09\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"10\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2009 International Symposium on Signals, Circuits and Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISSCS.2009.5206176\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 International Symposium on Signals, Circuits and Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSCS.2009.5206176","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A VLSI implementation of pipelined JPEG encoder for grayscale images
A VLSI implementation of the DCT-based JPEG encoder customized for grayscale images is presented. The JPEG encoder mainly includes FDCT, quantization, run-length encoder and entropy encoding. The two-dimensional DCT is divided into two one-dimensional DCTs because of its separability property and a pipeline technique is adopted to achieve an efficient and optimized FDCT architecture. And then an eight-stage pipelined nonrestoring divider of quantization algorithm is put forward to reach a high operating frequency, and a complete divider is processed at each 8 clock cycles when the pipeline is full. Finally, the chip layout is carried out in a 0.13 µm CMOS technology. The estimated area and power consumption of the designed encoder are 0.283 mm2 and 260 mW, respectively. The proposed encoder is 100% compatibility with the JPEG standard and can be extended to a color application.